WO2012037536A2 - Packaging to reduce stress on microelectromechanical systems - Google Patents

Packaging to reduce stress on microelectromechanical systems Download PDF

Info

Publication number
WO2012037536A2
WO2012037536A2 PCT/US2011/052059 US2011052059W WO2012037536A2 WO 2012037536 A2 WO2012037536 A2 WO 2012037536A2 US 2011052059 W US2011052059 W US 2011052059W WO 2012037536 A2 WO2012037536 A2 WO 2012037536A2
Authority
WO
WIPO (PCT)
Prior art keywords
mems
integrated circuit
asic
stress
microelectromechanical
Prior art date
Application number
PCT/US2011/052059
Other languages
French (fr)
Other versions
WO2012037536A3 (en
Inventor
Janusz Bryzek
John Gardner Bloomsburgh
Cenk Acar
Original Assignee
Fairchild Semiconductor Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fairchild Semiconductor Corporation filed Critical Fairchild Semiconductor Corporation
Priority to KR1020137009788A priority Critical patent/KR20130057485A/en
Priority to EP11826067.8A priority patent/EP2616387B1/en
Priority to CN201180055794.6A priority patent/CN103221332B/en
Priority to US13/821,586 priority patent/US9156673B2/en
Publication of WO2012037536A2 publication Critical patent/WO2012037536A2/en
Publication of WO2012037536A3 publication Critical patent/WO2012037536A3/en

Links

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B3/00Devices comprising flexible or deformable elements, e.g. comprising elastic tongues or membranes
    • B81B3/0018Structures acting upon the moving or flexible element for transforming energy into mechanical movement or vice versa, i.e. actuators, sensors, generators
    • B81B3/0021Transducers for transforming electrical into mechanical energy or vice versa
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B7/00Microstructural systems; Auxiliary parts of microstructural devices or systems
    • B81B7/04Networks or arrays of similar microstructural devices
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B7/00Microstructural systems; Auxiliary parts of microstructural devices or systems
    • B81B7/0032Packages or encapsulation
    • B81B7/0045Packages or encapsulation for reducing stress inside of the package structure
    • B81B7/0051Packages or encapsulation for reducing stress inside of the package structure between the package lid and the substrate
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B3/00Devices comprising flexible or deformable elements, e.g. comprising elastic tongues or membranes
    • B81B3/0064Constitution or structural means for improving or controlling the physical properties of a device
    • B81B3/0067Mechanical properties
    • B81B3/0072For controlling internal stress or strain in moving or flexible elements, e.g. stress compensating layers
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B7/00Microstructural systems; Auxiliary parts of microstructural devices or systems
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B7/00Microstructural systems; Auxiliary parts of microstructural devices or systems
    • B81B7/0009Structural features, others than packages, for protecting a device against environmental influences
    • B81B7/0016Protection against shocks or vibrations, e.g. vibration damping
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00015Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
    • B81C1/00222Integrating an electronic processing unit with a micromechanical structure
    • B81C1/00238Joining a substrate with an electronic processing unit and a substrate with a micromechanical structure
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00015Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
    • B81C1/00261Processes for packaging MEMS devices
    • B81C1/00301Connecting electric signal lines from the MEMS device with external electrical signal lines, e.g. through vias
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C3/00Assembling of devices or systems from individually processed components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/84Types of semiconductor device ; Multistep manufacturing processes therefor controllable by variation of applied mechanical force, e.g. of pressure
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/01Manufacture or treatment of microstructural devices or systems in or on a substrate
    • B81C2201/0174Manufacture or treatment of microstructural devices or systems in or on a substrate for making multi-layered devices, film deposition or growing
    • B81C2201/019Bonding or gluing multiple substrate layers
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2203/00Forming microstructural systems
    • B81C2203/07Integrating an electronic processing unit with a micromechanical structure
    • B81C2203/0785Transfer and j oin technology, i.e. forming the electronic processing unit and the micromechanical structure on separate substrates and joining the substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16227Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16245Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/17Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
    • H01L2224/1701Structure
    • H01L2224/1703Bump connectors having different sizes, e.g. different diameters, heights or widths
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15151Shape the die mounting substrate comprising an aperture, e.g. for underfilling, outgassing, window type wire connections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • MEMS Microelectromechanical systems
  • ASIC application specific integrated circuit
  • CTE coefficient of thermal expansion
  • a critical feature of many MEMS devices is a hermetic seal that prevents the flow of water into the device. If water or water vapor seeps into a MEMS package, capacitances that affect performance of the MEMS can vary uncontrollably, negatively impacting function. Accordingly, it is desirably to seal MEMS from the environment.
  • FIG. 1 illustrates an MEMS stacked onto an ASIC, according to an example.
  • FIG. 2 illustrates a cross-section of a MEMS system, according to an example.
  • FIG. 3 illustrates a cross-section of a MEMS system, including a printed circuit board (“PCB”), according to an example.
  • PCB printed circuit board
  • FIG. 4 illustrates interconnects for connecting a first electric component to a second electric component.
  • FIG. 5 illustrates a cross section of a MEMS system stacked onto an ASIC and onto a PCB, with polymer core interconnects, according to an example.
  • FIG. 6 A illustrates a component including T-shaped stress-reducing elements coupled with an optional seal, according to an example.
  • FIG. 6B illustrates a component including T-shaped stress-reducing elements and an optional seal, according to an example.
  • FIG. 7 A illustrates a component including stress-reducing elements defining a void and coupled with an optional seal, according to an example.
  • FIG. 7B illustrates a component including stress-reducing elements defining a void and an optional seal, according to an example.
  • FIG. 8 A illustrates a component including corner-coupled stress-reducing elements coupled with an optional seal, according to an example.
  • FIG. 8B illustrates a component including corner-coupled stress-reducing elements and an optional seal, according to an example.
  • FIG. 9 A illustrates a component including wrap-around stress-reducing elements coupled with an optional seal, according to an example.
  • FIG. 9B illustrates a component including wrap-around stress-reducing elements and an optional seal, according to an example.
  • FIG. 10A illustrates a component including wrap-around stress-reducing elements coupled with an optional seal, according to an example.
  • FIG. 10B illustrates a component including wrap-around stress-reducing elements and an optional seal, according to an example.
  • FIG. 11A illustrates a component including stress-reducing elements set in a corner, according to an example.
  • FIG. 1 IB illustrates a component including stress-reducing elements set in a corner, according to an example.
  • FIG. l lC illustrates a component including stress-reducing elements set in a corner, according to an example.
  • FIG. 1 ID illustrates a component including stress-reducing elements set in a corner, according to an example.
  • FIG. 12 illustrates a component including wrap-around multiple stress- reducing elements disposed around a perimeter, according to an example.
  • FIG. 13A illustrates a device with a seal and a groove in a via wafer, according to an example.
  • FIG. 13B is a bottom view of the device in FIG. 13 A, showing a void disposed between stress-reducing members and a via wafer, according to an example.
  • FIG. 14A illustrates a device with a seal, according to an example.
  • FIG. 14B is a cross-section of the device in FIG. 14A, showing a void disposed between stress-reducing members and a MEMS and an via wafer, according to an example.
  • FIG. 15A illustrates a device with a seal, according to an example.
  • FIG. 15B is a bottom view schematic of the device in FIG. 15 A, showing an array of connection points.
  • FIG. 16A illustrates a device including a high voltage component disposed on an ASIC alongside a MEMS device that includes interconnects coupled to a PCB, according to an example.
  • FIG. 16B is a bottom view of the device in FIG. 16A, showing an array of connection points.
  • FIG. 17A illustrates a device including a high voltage component disposed on an ASIC alongside a MEMS device that includes interconnects coupled to the ASIC, according to an example.
  • FIG. 17B is a bottom view of the device in FIG. 16A, showing an array of connection points.
  • FIG. 18A illustrates a device with a seal, with a MEMS suspending an ASIC, according to an example.
  • FIG. 18B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
  • FIG. 19 illustrates a MEMS coupled to a substrate, with an ASIC disposed in the substrate, according to an example.
  • FIG. 20A illustrates a device with a seal, with a MEMS suspending an ASIC inside a void in a PCB, according to an example.
  • FIG. 20B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
  • FIG. 21 illustrates a perspective view of a packaged MEMS system that is open, according to an example.
  • FIG. 22 illustrates a cross-section view of a packaged MEMS system that is closed, according to an example.
  • FIG. 23 A illustrates a device with a seal, with a ASIC suspending a MEMS, according to an example.
  • FIG. 23B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
  • FIG. 24 A illustrates a MEMS suspending an ASIC, according to an example.
  • FIG. 24B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
  • FIG. 25 illustrates a cross-section of a cap including stress-reducing members, according to an example.
  • FIG. 26 A illustrates a cross-section of a cap including stress-reducing members, according to an example.
  • FIG. 26B illustrates a cross-section of a cap including stress-reducing members, according to an example.
  • FIG. 27 illustrates a cross-section of a cap coupled to one or more stress- reducing members, according to an example.
  • Stacking components can reduce the size of a MEMS device, such as an inertial sensor that uses an oscillating proof-mass to measure motion. For example, stacking a MEMS onto an ASIC can reduce the package footprint.
  • the MEMS could be placed on top of the ASIC and wire-bonding used to connect the two chips, but this requires wire bonding, which slows down the assembly process, and requires additional die space to be set aside to ensure the ASIC is sufficiently bigger than the MEMS to allow the wire bonding equipment to safely connect the two chips. This adds cost and increases the size of the system.
  • One MEMS packaging approach involves placing the ASIC under the MEMS device, bumping the ASIC to the MEMS, and the MEMS to the PCB.
  • This package design does eliminate the need for side by side chip placement, but creates problems relating to packaging stresses because the MEMS is directly bumped to the PCB.
  • Another alternative uses a silicon interposer bumped to the PCB with the MEMS bumped on top of the interposer and the ASIC bumped below the interposer.
  • Certain designs disclosed herein solves the package stress issues encountered using the previously mentioned package concept, but increases the package stack height by adding a third wafer. Including a third wafer in the package adds cost and increases assembly complexity, lowering yield. Both high cost and low yield are major problems for consumer products.
  • the present subject matter provides a new IC processing technology, through silicon via (“TSV”), which enables the transfer of an electrical signal from one side of an ASIC to the other.
  • TSV through silicon via
  • This provides is a novel package structure in which a MEMS device is placed directly on top of an ASIC, which is then mounted to a printed circuit board (“PCB").
  • PCB printed circuit board
  • a MEMS device is bump bonded to an ASIC, which is bump bonded to a PCB. Because wire bonding is not needed, this package can be very quickly assembled using chip scale processing.
  • Another advantage of the designed package is the ability to use wafer level packaging, where many MEMS and ASIC devices are packaged at once at the wafer level. This greatly improves process throughput and allows engineers to take advantage of wafer level processing techniques, further lowering cost and improving functionality.
  • FIG. 1 illustrates an MEMS stacked onto an ASIC, according to an example.
  • a PCV 106 is coupled with an ASIC 104, such as via a cluster of solder connections 110.
  • the cluster of solder connections 110 both electrically connects the PCB to the ASIC and physically connects the PCB to the ASIC.
  • a cluster is illustrates, as few as one solder connection may be used.
  • a cluster approach for solder connections provides for less stress on the ASIC, as set forth herein.
  • the ASIC 104 includes one or more through-silicon-vias 108 disposed through the ASIC.
  • the one or more through- silicon-vias 108 are in electrical communication with one or more of the solder connections 110.
  • one or more solder connections 112 couple a MEMS to the ASIC.
  • the one or more solder connections connecting the MEMS to the ASIC directly connect to a through-silicon-via 108, such both electrically connecting the MEMS to the ASIC and physically connecting the MEMS to the ASIC.
  • FIG. 2 illustrates a cross-section of a MEMS system, according to an example.
  • a MEMS device 212 is stacked on an ASIC 210, which is optionally mounted onto a PCB.
  • the MEMS 212 is attached to the ASIC 210 by solder interconnects 208 on the top side of the ASIC 210.
  • the MEMS 210 is enclosed between a via wafer 206 and a cap 202.
  • the cap 202 is soldered to the via 206.
  • Other examples adhere the cap 202 to the via 204 or otherwise join.
  • Such an enclosure can provide one or both of an environmental enclosure for the MEMS and stiff mechanical support to ensure that packaging stresses do not impact critical MEMS components within the enclosure.
  • solder joints 208 between the via 206 & ASIC wafers 210 are located on the outer edges of the via wafer 208. Such a location of the solder joints 208 can reduce or minimize the impact of the stress generated by the PCB such as through thermal expansion.
  • the present technology provides advantages in the reduction of the impact of packaging stresses on the MEMS device.
  • the ASIC provides a layer of separation between the MEMS device, which is susceptible to packaging stresses, and the source of those stresses, such as a PCB substrate.
  • the provision of such a layer is an important advantage when considering sensitive high performance MEMS devices, like gyroscopes, where small packaging stresses result in large error signals.
  • package stress relief structures discussed herein separate a micromachined mechanical device from substrate packaging stresses.
  • a device for which stress is reduced is a 6-degree-of-freedom inertial sensor.
  • the Package Stress Relief Structure can easily be implemented in many other MEMS devices requiring low package stresses.
  • the present subject matter provides structure built into one or more MEMS silicon layers that separates critical device components from packaging stresses.
  • the solder interconnects are placed away from critical components.
  • stress relief features are etched into the silicon that connects those interconnects to the critical components to generate flexible regions that absorb deformation and stress generated by the mismatched thermal expansion of the silicon and the substrate.
  • FIG. 3 illustrates a cross-section of a MEMS system, including a printed circuit board ("PCB"), according to an example.
  • an ASIC 318 is coupled to a PCB 322, such as with a cluster of solder interconnects 320.
  • a via layer or via 310 is coupled to the ASIC 318, such as with solder connections 316.
  • the solder connections are disposed on a stress reduction member, with a gap or groove 312 defined between a main body of the via 310 and the stress reduction member such as a flexible arm.
  • a MEMS 306 is coupled to the via 310 via an anchor 308.
  • a cap 302 is coupled to the via 310 in an example.
  • a gap 306 is disposed between the cap 302 and the MEMS 306. In an example, a gap 306 is disposed between the via 310 and the MEMS 306. In an example, the gap is hermetically sealed. In an example, a gas is disposed in the gap. In an example, the gas is other than atmosphere. In an example, the gap is at a pressure lower than ambient atmosphere.
  • FIG. 3 An example of a package stress relief structure is shown in FIG. 3.
  • a MEMS device 306 is stacked on an ASIC 318, which is then mounted onto a PCB 322, the substrate.
  • the MEMS 306 is attached to the ASIC 318 by solder interconnects 316 on the flexible arms of the package stress relief structure used to protect the active MEMS device 306 from packaging stresses. These arms freely deform under stress and do not transfer undesired deformation or stress to critical MEMS device components.
  • the ASIC can be used as an additional layer of separation between the silicon MEMS device and the organic substrate to further reduce the stress on the MEMS device.
  • the ASIC/PCB interconnections 320 are clustered as closely as possible at the center of the ASIC to limit the distance over which the silicon and FR-4 substrate are connected. Because packaging stress arises due to differences in thermal expansion and contraction, the shorter the distance, the shorter the expansion mismatch and the smaller the stress generated.
  • the moving MEMS device is enclosed between a via wafer 310 and a cap 302 to provide both an environmental enclosure for the MEMS and stiff mechanical support to ensure stress does not impact the critical MEMS components within the enclosure.
  • the via wafer also contains critical sense electrodes that measure the displacement of the moving mass.
  • solder joints 316 between the via 310 and ASIC 318 wafers are located on a flexible region of the via wafer outside the enclosing box to allow stress and deformation to relax without impacting the enclosed MEMS device 306.
  • the ASIC 318 is attached to the PCB 322 at its center to limit the area over which CTE mismatched materials are connected.
  • FIG. 4 illustrates interconnects for connecting a first electric component to a second electric component.
  • the figure illustrates interconnects between components of a packaged MEMS device.
  • the figure illustrates ASIC to PCB solder joint configuration.
  • the bumps 402 are clustered together as closely as possible in the center of the device 404 to limit the distance over which the CTE mismatch acts. This results in minimal package stress generation, and minimized the packaging stress that must be absorbed by the stress reduction mechanisms.
  • FIG. 5 illustrates a cross section of a MEMS system stacked onto an ASIC and onto a PCB, with polymer core interconnects, according to an example.
  • Various materials may be used to interconnect one component to another.
  • various materials can connect an ASIC 504 to a PCB 514.
  • Materials contemplated include, but are not limited to, SAC, Sn-Ag, and a polymer core 512 copper interconnect 510 that utilizes a low stiffness polymer core 512.
  • the copper interconnect 510 also includes a low stiffness stress boundary layer (SBL) on one or both the silicon and substrate sides of the interconnect to reduce the stress translated from the substrate to the silicon.
  • SBL low stiffness stress boundary layer
  • this interconnect is more flexible and reduces the stress transferred to the ASIC 506 and the MEMS 502.
  • the illustrated example shows a via 508 extending through the ASIC 506 to copper interconnect 510, but the present subject matter is not so limited.
  • the illustrated example shows a sealing ring 504 to seal an interior space between the MEMS 502 and the ASIC 506, but the present subject matter is not so limited.
  • the material used in the ring such as a solder ring, varies among examples.
  • a stress reduced or stressless seal such as a hermetic seal.
  • Such a seal can be implemented with different chip level solder stress relaxation mechanisms as set forth herein.
  • a stress reduced or stressless hermetic seal is shown both connected and unconnected (designated by an apostrophe suffix) to each solder stress relaxation mechanism.
  • a stress relaxation mechanism may be for use in interconnecting an ASIC to a MEMS device.
  • a stress relaxation mechanism can be used to connect another component to a MEMS device, such as a cap or a via.
  • FIG. 6 A illustrates a component including T-shaped or wing stress- reducing elements coupled with an optional seal, according to an example.
  • FIG. 6B illustrates a component including T-shaped stress-reducing elements and an optional seal, according to an example.
  • stress relief features it is possible for stress relief features to be etched into the ASIC 604.
  • the ASIC 604 to PCB bumps 608 are placed on flexible arms 610 away from the MEMS 602 to flex and reduce the stress transfer from the PCB to the MEMS 602. This allows more flexibility for the bump arms and improves symmetry.
  • the bumps 608 are moved to the outside and the connections from the flexible arms 610 to the MEMS 602 are moved to the center of the flexible arms. This allows more flexibility for the bump arms and improves symmetry.
  • a seal ring 606 surrounds the MEMS 602 and the ASIC 604.
  • the seal ring is disposed between the ASIC 604 and another device, such as an MEMS, a PCB or a via.
  • the seal ring can optionally be implemented as part of a MEMS assembly cap, as taught herein.
  • FIG. 7 A illustrates a component including stress-reducing elements defining a void and coupled with an optional seal, according to an example.
  • FIG. 7B illustrates a component including stress-reducing elements defining a void and an optional seal, according to an example.
  • compliant features 710 are implemented on the flexible arms 712 to reduce the impact of packaging stresses on the active MEMS components 702.
  • solder interconnects 708 are placed at a distal end of each arm 710.
  • the compliant features disposed between an arm 712 and the ASIC 704 defines a void.
  • the void is an elongate rectangle disposed lengthwise in parallel with a length of the arm 712.
  • the compliant feature 710 is centered on a side of the ASIC 704.
  • a seal ring 706 surrounds the MEMS 702 and the ASIC 704.
  • the seal ring is disposed between the ASIC 704 and another device, such as an MEMS, a PCB or a via.
  • FIG. 8 A illustrates a component including corner-coupled stress-reducing elements coupled with an optional seal, according to an example.
  • FIG. 8B illustrates a component including corner-coupled stress-reducing elements and an optional seal, according to an example.
  • the flexible arms 810 dispose solder joints 808 away from the connection of the arm to the MEMS enclosure 802.
  • each arm is coupled proximal a corner of a side of an ASIC 804, and extends along the side of the ASIC 804.
  • the arm extends along the side of the ASIC 804 parallel to the ASIC 804.
  • the arm 810 has a rectangular cross section consistent along its length, but the present subject matter is not so limited.
  • a seal ring 806 surrounds the MEMS 802 and the ASIC 804.
  • the seal ring is disposed between the ASIC 804 and another device, such as an MEMS, a PCB or a via.
  • FIG. 9 A illustrates a component including wrap-around stress-reducing elements coupled with an optional seal, according to an example.
  • FIG. 9B illustrates a component including wrap-around stress-reducing elements and an optional seal, according to an example.
  • the bumps 908 are placed on bent arms 910 to further improve flexibility and reduce the stress transferred from the substrate to the MEMS 902.
  • the bent arms 910 dispose solder joints 908 away from the connection of the arm to the MEMS enclosure 902.
  • each arm is coupled proximal a corner of a side of an ASIC 904, and extends along the side and an adjacent side of the
  • the arm extends along the side and an adjacent side of the ASIC 904 parallel to the side along the side and parallel to the adjacent side along the adjacent side of the ASIC 904.
  • the arm 910 has a rectangular cross section consistent along its length, but the present subject matter is not so limited.
  • a seal ring 906 surrounds the MEMS 902 and the ASIC 904.
  • the seal ring is disposed between the ASIC 904 and another device, such as an MEMS, a PCB or a via.
  • FIG. 10A illustrates a component including wrap-around stress-reducing elements coupled with an optional seal, according to an example.
  • FIG. 10B illustrates a component including wrap-around stress-reducing elements and an optional seal, according to an example.
  • a groove is etched into the via wafer or ASIC 1004 to separate the solder joints 1008 from the active MEMS elements 702. In an example, this allows the solder joints 1008 to move significantly without stressing on critical elements such as the MEMS 1002, reducing the impact of package stresses on device performance.
  • a seal ring 1006 surrounds the entire device and is connected to the stress relief groove-defining member 1010.
  • the seal ring 1006 is mostly or completely unconnected to the solder stress relief arms 1010. In an example, this allows for more flexibility in both the seal ring 1006 and the solder stress relief arms 1010.
  • FIG. 1 1 A illustrates a component including stress-reducing elements set in a corner, according to an example.
  • a device 1106 includes a cluster 1102 of interconnects in each of four corners, although fewer corners may be used, or the cluster 1102 may be disposed elsewhere on the device 1106.
  • a gap is defined in the device 1106 between a flexure bearing portion and a main body.
  • the gap extends around the cluster 1102, starting proximal a first side, and curving around the cluster 1102 to an adjacent side.
  • the gap also extends briefly along the adjacent side.
  • FIG. 1 IB illustrates a component including stress-reducing elements set in a corner, according to an example.
  • a device ⁇ 106 includes a cluster ⁇ 102 of interconnects in each of four corners, although fewer corners may be used, or the cluster ⁇ 102 may be disposed elsewhere on the device ⁇ 106.
  • a gap is defined in the device ⁇ 106 between a flexure bearing portion and a main body.
  • the gap extends around the cluster ' 1102, starting proximal a first side, and curving around the cluster ⁇ 102 to an adjacent side.
  • the gap also extends along most of the adjacent side.
  • FIG. l lC illustrates a component including stress-reducing elements set in a corner, according to an example.
  • a device " 1106 includes a cluster " 1102 of interconnects in each of four corners, although fewer corners may be used, or the cluster " 1102 may be disposed elsewhere on the device " 1106.
  • a gap is defined in the device " 1106 between a flexure bearing portion and a main body.
  • the gap extends around the cluster " 1102, starting proximal a first side, and curving around the cluster " 1102 to an adjacent side.
  • FIG. 1 ID illustrates a component including stress-reducing elements set in a corner, according to an example.
  • a device " ⁇ 106 includes a line " ⁇ 102 of interconnects in each of four corners, although fewer corners may be used, or the line " ⁇ 102 may be disposed elsewhere on the device " ⁇ 106.
  • a gap is defined in the device " ⁇ 106 between a flexure bearing portion and a main body. In an example, the gap extends perpendicular a side, then around the line of interconnects ' ' ' 1102, then perpendicular to and proximal an adjacent side.
  • FIG. 12 illustrates a component including wrap-around multiple stress- reducing elements disposed around a perimeter, according to an example.
  • each solder bump 1208 is individually supported by a flexible springs or flexure bearing. This configuration helps to reduce compounding stresses from multiple bumps seen in other configurations.
  • the bumps 1208 are placed on bent arms 1210 to further improve flexibility and reduce the stress transferred from the substrate to the MEMS 1202.
  • the bent arms 1210 dispose a solder joint 1208 away from the connection of the arm to the MEMS enclosure 1202.
  • each arm is coupled to a side of an ASIC 1204, and extends along the side of the ASIC 1204.
  • the arm extends along the side of the ASIC 1204 parallel to the side along the side.
  • the arm 1210 has a rectangular cross section consistent along its length, but the present subject matter is not so limited.
  • FIG. 13A illustrates a device with a seal and a groove in a via wafer, according to an example.
  • FIG. 13B is a bottom view of the device in FIG. 13 A, showing a void disposed between stress-reducing members and a via wafer, according to an example. This example reduces the die size and changes the compliance mechanism between the seal ring 1312 and active MEMS 1308.
  • solder interconnects 1310 are to interconnect a via 1308 to a substrate such as a PCB.
  • a gap 1322 is disposed in the via along tow adjacent sides in a corner to allow for a PCB to via 130 CTE mismatch.
  • another gap 1324 extends along each side.
  • FIG. 14A illustrates a device with a seal, according to an example.
  • FIG. 14B is a cross-section of the device in FIG. 14 A, showing a void disposed between stress-reducing members and a MEMS and a via wafer, according to an example.
  • the compliance mechanism 1412 between the solder interconnects 1406 and the active MEMS device 1402 utilizes both the via wafer 1408 and the device layer 1402 instead of just the via wafer 1408.
  • the via wafer 1408 includes a connection portion 1410 that is less thick than a remainder of the via wafer 1408, in an example. This allows an out of plane compliance mechanism to be implemented, improving stress rejection.
  • other configurations of the package stress relief structure are built in the via wafer 1408 only. This modification allows for improved flexibility because of the added degree of freedom, in an example.
  • the compliance mechanism 1412 between the seal ring 1404 and the active components 1402 utilizes both the via wafer 1408 and the device layer 1402 instead of just the via wafer 1408. In an example, this allows an out of plane compliance mechanism to be implemented, improving stress rejection.
  • the reduced stress or stressless hermetic seal can be implemented in multiple package configurations. It is a component of the
  • FIGS. 15-24 show several seal examples.
  • FIG. 15A illustrates a device with a seal, according to an example.
  • FIG. 15B is a bottom view schematic of the device in FIG. 15 A, showing an array of connection points.
  • the illustration shows a bump configuration for the stacked package with many ASIC to PCB bumps, illustrating the possibility of implementing the package stress relief structure with multiple different ASICs.
  • a MEMS device 1502 such as a 6-degree of freedom inertial sensor, sits atop an ASIC 1514, with solder interconnects 1504 connecting them, and with a seal ring 1506 providing a seal, such as to protect a sealed interior from the environment.
  • the ASIC is coupled to PCB 1510 such as FR-4 with a plurality of solder interconnects 1508.
  • FIG. 16A illustrates a device including a high voltage component disposed on an ASIC alongside a MEMS device that includes interconnects coupled to a PCB, according to an example.
  • FIG. 16B is a bottom view of the device in FIG. 16A, showing an array of connection points.
  • this package configuration improves stack height by bumping the MEMS 1602 directly to the PCB 1610 and using a smaller ASIC 1612 bumped to the MEMS in the cavity between the MEMS 1602 and PCB 1610.
  • This configuration can be implemented with one or more die under the MEMS 1602 including an ASIC 1612, a high voltage ASIC 1606, a pressure sensor, and/or any other sensor or chip that will fit in the cavity between the MEMS 1602 and the PCB 1610.
  • the MEMS 1602 and ASIC 1612 can easily switch places, where the ASIC 1612 is bumped to the PCB 1610 and one or more die, including the MEMS 1602, are bumped to the ASIC 1612 in the cavity under the ASIC 1612. In an example, this configuration alleviates the need for TSV technology.
  • FIG. 17A illustrates a device including a high voltage component disposed on an ASIC alongside a MEMS device that includes interconnects coupled to the ASIC, according to an example.
  • FIG. 17B is a bottom view of the device in FIG. 16A, showing an array of connection points.
  • the MEMS die 1702 is bumped atop a main ASIC 1712 along with a second high voltage capable ASIC 1716.
  • Via last 1714 has been added to the main ASIC 1712 to transfer electrical signals from one side of the main ASIC 1712 to the other.
  • the main ASIC 1712 is bumped onto the PCB 1710.
  • a seal ring 1708 provides the moisture barrier for the cavity between the MEMS and ASIC.
  • FIG. 18A illustrates a device with a seal, with a MEMS suspending an ASIC, according to an example.
  • FIG. 18B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
  • This example improves the package stack height by bumping the MEMS 1802 directly to the PCB 1808 and using a smaller ASIC 1812 bumped to the MEMS 1802 in the cavity between the MEMS 1802 and PCB 1808.
  • This configuration can be implemented with one or more die under the MEMS 1802 including an ASIC 1812, a separate high voltage ASIC 1812, a pressure sensor, and/or any other sensor or chip that will fit in the cavity between the MEMS 1802 and the PCB 1808.
  • the MEMS 1802 and ASIC 1812 can easily switch places, where the ASIC 1812 is bumped to the PCB 1808 and multiple die, including the MEMS 1802, are bumped to the ASIC 1812 in the cavity under the ASIC 1812.
  • a polymer core 1806 copper conductor 1804 interconnects the MEMS 1802 to the PCB 1808.
  • copper interconnects 1814, 1818 interconnect the MEMS 1802 to the ASIC 1812. This example configuration reduces or eliminates the need for TSV technology.
  • the package can be implemented with different bump configurations. If a hermetic seal is desires, this can be achieved using a solder ring 1816 enclosing certain parts, or with a moisture resistant underfill providing the hermetic seal.
  • FIG. 19 illustrates a MEMS 1902 coupled to a substrate via interconnects
  • the ASIC 1912 and high voltage ASIC 1908 are embedded in a substrate 1906 such as a polymer substrate which routes electrical signals from the MEMS 1902 to the ASIC 1912 and PCB at 1914.
  • a substrate 1906 such as a polymer substrate which routes electrical signals from the MEMS 1902 to the ASIC 1912 and PCB at 1914.
  • TSV Through Silicon Via
  • FIG. 20A illustrates a device with a seal, with a MEMS suspending an ASIC inside a void in a PCB, according to an example.
  • FIG. 20B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
  • the PCB 2006 is stamped with a hole for the MEMS to fit into, and the ASIC 2004 with MEMS attached is flipped and bumped onto the PCB 2006.
  • This configuration does not require TSV in the ASIC, and it relaxes constraints on the MEMS die height because the MEMS is placed in a hole made in the thicker PCB 2006.
  • the MEMS includes a cap 2008, a device layer 2010 and a via layer 2012.
  • cluster of interconnects 2014 located centrally on the MEMS interconnects the MEMS to the ASIC 2004.
  • FIG. 21 illustrates a perspective view of a packaged MEMS system that is open, according to an example.
  • the package stress relief structure can easily be implemented on a MEMS chip which is then placed in a standard open quad- flat no leads ("QFN") package.
  • QFN quad- flat no leads
  • an ASIC 2110 is wire bonded to pads 2108 of the package.
  • a plastic encapsulation 2102 locates the pads 2108 and the MEMS assembly.
  • the MEMS assembly includes an ASIC 2110.
  • a die attach 2112 is used to coupled to the ASIC 2110 to the remainder of the chip.
  • Certain examples include a copper leadframe 2114.
  • FIG. 22 illustrates a cross-section view of a packaged MEMS system that is closed, according to an example.
  • the package stress relief structure can easily be implemented on a MEMS chip which is then placed in a closed quad-flat no leads ("QFN") package.
  • QFN quad-flat no leads
  • an ASIC 2214 is wire bonded to pads 2212 of the package.
  • a plastic encapsulation 2202 locates the pads 2212 and the MEMS assembly.
  • the MEMS assembly includes an ASIC 2214.
  • the package stress relief structure can also be implemented in an enclosed QFN package with silicone gel 2204.
  • the silicone gel 2204 is used as a barrier to prevent the plastic from coming in contact with the MEMS device.
  • Underfill 2216 is optionally disposed between the ASIC and the MMES dies 2218, although another sealing technique, such as a sealing ring, can be used.
  • FIG. 23 A illustrates a device with a seal, with a ASIC suspending a MEMS, according to an example.
  • FIG. 23B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
  • the MEMS 2316 is bumped to the ASIC, which is then bumped on top of an interposer frame 2308.
  • the interposer frame 2308 provides an additional layer of separation between the active MEMS elements and the PCB to further reduce the stress on critical components.
  • a gap 2304 is disposed between the MEMS 2316 and the interposer frame 2308.
  • plastic encapsulation 2306 is disposed over the interposer frame 2308, the ASIC and the MEMS.
  • solder 2310 couples pads of the PCB to the interposer frame 2308 in some examples.
  • underfill 2302 is disposed between the MEMS 2316 and the ASIC, although a seal ring can be used.
  • a cluster of interconnects 2318 interconnect the ASIC and the MEMS.
  • FIG. 24 A illustrates a MEMS suspending an ASIC, according to an example.
  • FIG. 24B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
  • the above figure shows bump configuration that can be implemented in the possum package.
  • an underfill 2404 is localized around the solder bumps 2402 to provide a hermetic seal while to keeping critical MEMS components protected.
  • a MEMS 2410 is coupled to a packaging substrate 2412with bumps that include underfill to define a seal.
  • An ASIC 2408 is coupled to the MEMS 2410 with bumps that include underfill to define a seal.
  • MEMS devices An important feature of many MEMS devices is a hermetic seal that prevents the flow of water into the device. This is especially important in MEMS devices that are solder bumped onto an ASIC. Capacitances across the gap between the MEMS and ASIC are critical to system performance. If water or water vapor seeps into the cavity between the MEMS and the ASIC, these capacitances vary uncontrollably and negatively impact the system.
  • Packaging stress causes critical MEMS components to bend and flex, changing capacitance gaps and flexing springs, resulting in capacitance read out errors and natural frequency shifts.
  • the major source of package stress on MEMS devices is a mismatch of the coefficient of thermal expansion (CTE) between device materials. This is most commonly seen in the CTE mismatch between an organic substrate material (typically FR-4) and a Silicon device.
  • FR-4 has a CTE of ⁇ 14ppm/°C while Silicon has a CTE of 2.9 ppm/°C. If these two materials are adhered to each other, this CTE mismatch will create stress when the temperature changes.
  • a seal ring eliminates the need for an underfill material, but introduces the same problems in other ways.
  • a hermetic seal ring is a thick metal ring placed under the outer edge of the MEMS device. This large metal ring has a different CTE than Silicon, inducing stress and deformation on the MEMS device under temperature change. The metal ring also provides a hard connection between the MEMS and ASIC. Again, this causes any stress or deformation on the ASIC to transfer to the MEMS, and impacting performance.
  • the disclosed stress reducing or stressless hermetic seal provides a moisture barrier to prevent water from leaking into critical capacitance gaps and impairing the performance of capacitance gaps.
  • the novel design accomplishes this without inducing large packaging stresses as other sealing methods do.
  • the current application in use is a 6 degree of freedom inertial sensor.
  • the stressless hermetic seal can easily be implemented in many other MEMS devices requiring a moisture barrier.
  • the present subject matter provides structure built into one or more of the MEMS device silicon layers that separates critical device components from any stresses that arise at the interface between the silicon and the seal ring.
  • the seal ring is located away from critical components and stress relief features are etched into the silicon to generate flexible regions that reduce the impact of the mismatched thermal expansion. Examples of the seal are shown in FIGS. 25-27 and other FIGS, that reference a seal.
  • FIG. 25 illustrates a cross-section of a cap including stress-reducing members, according to an example.
  • a MEMS device 2526 is stacked on an ASIC 2512.
  • Stress reduction members are used to interconnect the VIA of the MEMS to the ASIC. Stress reduction members are discussed herein, and define a groove 2520 disposed between the solder interconnects and the main center portion of the via.
  • the ASIC 2512 is mounted onto the PCB 2530.
  • the stressless hermetic seal is implemented as a flexible bent membrane 2542 manufactured out of multiple layers of silicon.
  • the MEMS 2526 is attached to the ASIC 2512 so that the stressless hermetic seal provides a moisture barrier without imparting stress onto the active MEMS device.
  • the MEMS/ASIC interconnects can be placed on flexible arms 2544 away from critical MEMS device elements 2526.
  • the seal ring 2524 surrounds components, including those flexible arms 2544. These arms 2544 freely deform under stress and do not transfer undesired deformation or stress to critical MEMS device components.
  • the seal ring 2524 surrounds desired components and provides hermeticity in the cavity under the MEMS, and the Stressless Hermetic Seal protects the MEMS from any stresses generated in or transferred through the seal ring.
  • the ASIC can be used as an additional layer of separation between the silicon MEMS device and the substrate 2530, such as organic substrate, to further reduce the stress on the MEMS device. Because the stress arises due to differences in thermal expansion and contraction, it is helpful to limit the distance over which the Silicon and FR-4 substrate are connected. To this end, the ASIC/PCB interconnections are clustered as closely as possible at the center of the ASIC, as taught herein.
  • the MEMS device is enclosed between a Via wafer 2546 and a cap 2548 to provide both an environmental enclosure for the MEMS and stiff mechanical support to ensure package stresses do not impact the critical
  • the solder joints between the via & ASIC wafers are located outside the enclosing box on flexible arms 2544 etched into the via wafer to allow stress and deformation to relax without impacting the enclosed MEMS device.
  • the seal ring 2524 is attached to a flexible multilayer membrane surrounding the MEMS and flexible arms.
  • the stressless hermetic seal uses an etched cap wafer.
  • these etches provide compliance in both the vertical and horizontal directions to ensure the stress on the seal ring can relax without significant impact on the active MEMS components. Accordingly, any of the
  • interconnection systems disclosed herein such as stress reducing interconnection systems can be combined with any of the sealing systems disclosed herein.
  • FIG. 26 A illustrates a cross-section of a cap including stress-reducing members, according to an example.
  • FIG. 26B illustrates a cross-section of a cap including stress-reducing members, according to an example.
  • this seal ring configuration requires etching of the cap wafer. This configuration enhances the level of compliance by lengthening and increasing the number of flexing sections 2528 of the membrane.
  • a seal ring 2624 is to couple to an ASIC or another components, defining a groove 2614 between the portion of the cap coupled to the sealing ring 2624 and the via 2612. Flexible arms are used to couple solder interconnects 2622 to the via 1612.
  • this configuration enhances the level of compliance of the previous configuration by adding yet another flexing section to the membrane.
  • the flexing member extends horizontally away from the cap, vertically up, away from the cap again, and down to the sealing ring.
  • FIG. 27 illustrates a cross-section of a cap coupled to one or more stress- reducing members, according to an example.
  • This configuration utilizes existing process steps to eliminate the need for additional etching of the cap wafer, while still maintaining vertical and torsional compliance.
  • This configuration enhances the level of compliance by lengthening and increasing the number of flexing sections 2528 of the membrane.
  • a seal ring '2624 is to couple to an ASIC or another components, defining a groove '2614 between the portion of the cap coupled to the sealing ring '2624 and the via '2612.
  • Flexible arms are used to couple solder interconnects '2622 to the via 1612.
  • this configuration enhances the level of compliance of the previous configuration by adding yet another flexing section to the membrane.
  • the flexing member extends horizontally away from the cap, vertically down, away from the cap again, vertically up, horizontally away again and down to the sealing ring.
  • Example 1 includes an apparatus, comprising an integrated circuit including at least one electrical interconnect disposed on an elongate arm extending away from a main portion of the integrated circuit and a microelectromechanical layer including an oscillating portion, the microelectromechanical layer coupled to the main portion of the integrated circuit.
  • Example 2 includes the apparatus of example 1, wherein the
  • microelectromechanical layer is bumped onto the integrated circuit.
  • Example 3 includes the apparatus of any one of examples 1-2, wherein the microelectromechanical layer includes at least one electrical interconnect disposed on a microelectromechanical layer elongate arm extending away from a main portion of the microelectromechanical layer.
  • Example 4 includes the apparatus of any one of examples 1-3, wherein the microelectromechanical layer includes a via layer that includes the microelectromechanical layer elongate arm, with a slideable
  • microelectromechanical proof-mass coupled to the via.
  • Example 5 includes the apparatus of any one of examples 1-4, comprising a cluster of electrical interconnects disposed on the integrated circuit to couple the integrated circuit to a substrate.
  • Example 6 includes the apparatus of example 5, wherein the cluster is centrally disposed on the integrated circuit.
  • Example 7 includes the apparatus of example 5, wherein the cluster is disposed at a corner of the integrated circuit.
  • Example 8 includes the apparatus of example 1 , comprising a cluster of electrical interconnects centrally disposed on the microelectromechanical layer to couple the microelectromechanical layer to the integrated circuit.
  • Example 9 includes the apparatus of example 1 , wherein the elongate arm is etched and the at least one electrical interconnect includes polymer-core copper.
  • Example 10 includes the apparatus of example 1, wherein the elongate arm is part of a plurality of elongate arms, wherein for each respective elongate arm on a side of the integrated circuit, there is an opposing elongate are on an opposite side of the integrated circuit.
  • Example 11 includes a method that includes forming a through-silicon- via in an integrated circuit, stacking the integrated circuit onto a substrate and electrically and physically coupling the integrated circuit to the substrate using a plurality of electrical interconnects, stacking a microelectromechanical layer onto the integrated circuit and electrically and physically coupling the microelectromechanical layer to the integrated circuit such that the
  • microelectromechanical layer is electrically coupled to the substrate via the through-silicon-via.
  • Example 12 includes the method of example 11, comprising excising a void in the substrate and disposing the microelectromechanical layer at least partially in the void.
  • Example 13 includes the method of any one of examples 11-12, comprising disposing a seal between the microelectromechanical layer and the integrated circuit to define a hermetically sealed void between the
  • microelectromechanical layer and the integrated circuit are microelectromechanical layer and the integrated circuit.
  • Example 14 includes the method of example 13, wherein disposing a seal comprising soldering a solder ring.
  • Example 15 includes the method of example 13, wherein disposing a seal includes disposing underfill.
  • Example 16 includes an integrated circuit including at least one electrical interconnects disposed on an elongate are extending away from a main portion of the integrated circuit and a microelectromechanical layer including an oscillating portion, the microelectromechanical layer coupled to the main portion of the integrated circuit, wherein the microelectromechanical layer includes a cap comprising a membrane that extends to the integrated circuit.
  • Example 17 includes the apparatus of example 16, wherein the microelectromechanical layer includes at least one electrical interconnect disposed on a microelectromechanical layer elongate arm extending away from a main portion of the microelectromechanical layer.
  • Example 18 includes the apparatus of example 18, wherein the microelectromechanical layer includes a via layer that includes the
  • microelectromechanical layer elongate arm with a slideable
  • microelectromechanical proof-mass coupled to the via.
  • Example 19 includes the apparatus of any one of examples 16-18, comprising a cluster of electrical interconnects disposed on the integrated circuit to couple the integrated circuit to a substrate.
  • Example 20 includes the apparatus of example 16, comprising a cluster of electrical interconnects centrally disposed on the microelectromechanical layer to couple the microelectromechanical layer to the integrated circuit.
  • Example 21 includes the apparatus of example 16, wherein the elongate arm is part of a plurality of elongate arms, wherein for each respective elongate arm on a side of the integrated circuit, there is an opposing elongate are on an opposite side of the integrated circuit.
  • Example 22 includes the apparatus of example 16, comprising a solder ring disposed between the cap and the integrated circuit to define a hermetic seal between the integrated circuit and the microelectromechanical layer.
  • Example 23 includes a method that includes forming a through-silicon- via in an integrated circuit, stacking the integrated circuit onto a substrate, electrically and physically coupling the integrated circuit to the substrate using a plurality of electrical interconnects, stacking a microelectromechanical layer onto the integrated circuit and electrically and physically coupling the microelectromechanical layer to the integrated circuit such that the
  • microelectromechanical layer is electrically coupled to the substrate via the through-silicon-via and disposing a seal between the microelectromechanical layer and the integrated circuit to define a hermetically sealed void between the microelectromechanical layer and the integrated circuit.
  • Example 24 includes the method of example 23, comprising etching a cap of the microelectromechanical layer such that a membrane of the cap extends to a bottom major surface of the microelectromechanical layer and is flush with the bottom major surface.
  • Example 25 includes the method of example 23, comprising disposing a seal between the membrane and the integrated circuit.
  • Example 26 includes the method of any one of examples 23-25, comprising etching the integrated circuit to define a plurality of elongate arms that extend away from a main portion of the integrated circuit to which the microelectromechanical layer is coupled, wherein electrically and physically coupling the integrated circuit to the substrate using a plurality of electrical interconnects includes electrically and physically coupling the integrated circuit to the substrate using the plurality of elongate arms.
  • Example 27 includes the method of example 23, comprising excising a void in the substrate and disposing the microelectromechanical layer at least partially in the void.
  • Example 28 includes the method of example 23, comprising disposing a seal between the microelectromechanical layer and the integrated circuit to define a hermetically sealed void between the microelectromechanical layer and the integrated circuit.
  • Example 29 includes the method of example 28, wherein disposing a seal comprising soldering a solder ring.
  • Example 30 includes the method of example 28, wherein disposing a seal includes disposing underfill.

Abstract

One example includes an integrated circuit including at least one electrical interconnects disposed on an elongate are extending away from a main portion of the integrated circuit and a microelectromechanical layer including an oscillating portion, the microelectromechanical layer coupled to the main portion of the integrated circuit.

Description

PACKAGING TO REDUCE STRESS ON
MICROELECTROMECHANICAL SYSTEMS
CLAIM OF PRORITY AND RELATED APPLICATIONS
The present application claims the benefit of priority of U.S. Provisional Patent Application Serial No. 61/384,242, entitled "STACKED PACKAGING OF MEMS DEVICES," filed September 18, 2010; U.S. Provisional Patent Application Serial No. 61/384,244, entitled "PACKAGE STRESS RELIEF STRUCTURE," filed September 18, 2010 and U.S. Provisional Patent
Application Serial No. 61/384,243, entitled "STRESSLESS HERMETIC SEAL," filed September 18, 2010, each of which is incorporated by reference in its entirety.
The present application is related to U.S. Patent Application Serial No. 12/849,742, entitled "MICROMACHINED INERTIAL SENSOR DEVICES," filed August 3, 2010; U.S. Patent Application Serial No. 12/849,787, entitled "MICROMACHINED DEVICES AND FABRICATING THE SAME," filed August 3, 2010 and U.S. Provisional Patent Application Serial No. 61/384,240, entitled "MICROMACHINED MONOLITHIC 6-AXIS INERTIAL SENSOR," filed September 18, 2010, each of which is incorporated by reference in its entirety. BACKGROUND
Microelectromechanical systems ("MEMS") designers face a number of design considerations. For example, reducing the footprint of a chip is an ever- present goal in microelectromechanical systems ("MEMS") design. One problem that is often encountered is the need for a MEMS and an integrated circuit such as an application specific integrated circuit ("ASIC") chip to act together. In some instances, performance is improved if the MEMS and the ASIC are located near to one another. Accordingly, it is desirable to package these components near one another.
Another goal of MEMS design is reducing the influence of undesired stress on the MEMS. A major source of package stress on MEMS devices is a mismatch of the coefficient of thermal expansion ("CTE") between device materials. This is commonly seen in the CTE mismatch between an organic substrate material such as FR-4 and a silicon device. FR-4 has a CTE of ~14ppm/°C while silicon has a CTE of 2.9 ppm/°C. Such a CTE mismatch induces stress when the temperature changes if these two materials are adhered to each other using a stiff solder.
A critical feature of many MEMS devices is a hermetic seal that prevents the flow of water into the device. If water or water vapor seeps into a MEMS package, capacitances that affect performance of the MEMS can vary uncontrollably, negatively impacting function. Accordingly, it is desirably to seal MEMS from the environment.
BRIEF DESCRIPTION OF THE DRAWINGS
In the drawings, which are not necessarily drawn to scale, like numerals may describe similar components in different views. Like numerals having different letter suffixes may represent different instances of similar components. The drawings illustrate generally, by way of example, but not by way of limitation, various embodiments discussed in the present document.
FIG. 1 illustrates an MEMS stacked onto an ASIC, according to an example.
FIG. 2 illustrates a cross-section of a MEMS system, according to an example.
FIG. 3 illustrates a cross-section of a MEMS system, including a printed circuit board ("PCB"), according to an example.
FIG. 4 illustrates interconnects for connecting a first electric component to a second electric component.
FIG. 5 illustrates a cross section of a MEMS system stacked onto an ASIC and onto a PCB, with polymer core interconnects, according to an example.
FIG. 6 A illustrates a component including T-shaped stress-reducing elements coupled with an optional seal, according to an example.
FIG. 6B illustrates a component including T-shaped stress-reducing elements and an optional seal, according to an example.
FIG. 7 A illustrates a component including stress-reducing elements defining a void and coupled with an optional seal, according to an example. FIG. 7B illustrates a component including stress-reducing elements defining a void and an optional seal, according to an example.
FIG. 8 A illustrates a component including corner-coupled stress-reducing elements coupled with an optional seal, according to an example.
FIG. 8B illustrates a component including corner-coupled stress-reducing elements and an optional seal, according to an example.
FIG. 9 A illustrates a component including wrap-around stress-reducing elements coupled with an optional seal, according to an example.
FIG. 9B illustrates a component including wrap-around stress-reducing elements and an optional seal, according to an example.
FIG. 10A illustrates a component including wrap-around stress-reducing elements coupled with an optional seal, according to an example.
FIG. 10B illustrates a component including wrap-around stress-reducing elements and an optional seal, according to an example.
FIG. 11A illustrates a component including stress-reducing elements set in a corner, according to an example.
FIG. 1 IB illustrates a component including stress-reducing elements set in a corner, according to an example.
FIG. l lC illustrates a component including stress-reducing elements set in a corner, according to an example.
FIG. 1 ID illustrates a component including stress-reducing elements set in a corner, according to an example.
FIG. 12 illustrates a component including wrap-around multiple stress- reducing elements disposed around a perimeter, according to an example.
FIG. 13A illustrates a device with a seal and a groove in a via wafer, according to an example.
FIG. 13B is a bottom view of the device in FIG. 13 A, showing a void disposed between stress-reducing members and a via wafer, according to an example.
FIG. 14A illustrates a device with a seal, according to an example.
FIG. 14B is a cross-section of the device in FIG. 14A, showing a void disposed between stress-reducing members and a MEMS and an via wafer, according to an example.
FIG. 15A illustrates a device with a seal, according to an example. FIG. 15B is a bottom view schematic of the device in FIG. 15 A, showing an array of connection points.
FIG. 16A illustrates a device including a high voltage component disposed on an ASIC alongside a MEMS device that includes interconnects coupled to a PCB, according to an example.
FIG. 16B is a bottom view of the device in FIG. 16A, showing an array of connection points.
FIG. 17A illustrates a device including a high voltage component disposed on an ASIC alongside a MEMS device that includes interconnects coupled to the ASIC, according to an example.
FIG. 17B is a bottom view of the device in FIG. 16A, showing an array of connection points.
FIG. 18A illustrates a device with a seal, with a MEMS suspending an ASIC, according to an example.
FIG. 18B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
FIG. 19 illustrates a MEMS coupled to a substrate, with an ASIC disposed in the substrate, according to an example.
FIG. 20A illustrates a device with a seal, with a MEMS suspending an ASIC inside a void in a PCB, according to an example.
FIG. 20B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
FIG. 21 illustrates a perspective view of a packaged MEMS system that is open, according to an example.
FIG. 22 illustrates a cross-section view of a packaged MEMS system that is closed, according to an example.
FIG. 23 A illustrates a device with a seal, with a ASIC suspending a MEMS, according to an example.
FIG. 23B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points.
FIG. 24 A illustrates a MEMS suspending an ASIC, according to an example.
FIG. 24B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points. FIG. 25 illustrates a cross-section of a cap including stress-reducing members, according to an example.
FIG. 26 A illustrates a cross-section of a cap including stress-reducing members, according to an example.
FIG. 26B illustrates a cross-section of a cap including stress-reducing members, according to an example.
FIG. 27 illustrates a cross-section of a cap coupled to one or more stress- reducing members, according to an example.
DETAILED DESCRIPTION
Stacking components can reduce the size of a MEMS device, such as an inertial sensor that uses an oscillating proof-mass to measure motion. For example, stacking a MEMS onto an ASIC can reduce the package footprint. However, without a reliable method of connecting an electrical signal from one side of the ASIC to the other, there are few configurations that enable stacking. The MEMS could be placed on top of the ASIC and wire-bonding used to connect the two chips, but this requires wire bonding, which slows down the assembly process, and requires additional die space to be set aside to ensure the ASIC is sufficiently bigger than the MEMS to allow the wire bonding equipment to safely connect the two chips. This adds cost and increases the size of the system.
One MEMS packaging approach involves placing the ASIC under the MEMS device, bumping the ASIC to the MEMS, and the MEMS to the PCB. This package design does eliminate the need for side by side chip placement, but creates problems relating to packaging stresses because the MEMS is directly bumped to the PCB. Another alternative uses a silicon interposer bumped to the PCB with the MEMS bumped on top of the interposer and the ASIC bumped below the interposer. Certain designs disclosed herein solves the package stress issues encountered using the previously mentioned package concept, but increases the package stack height by adding a third wafer. Including a third wafer in the package adds cost and increases assembly complexity, lowering yield. Both high cost and low yield are major problems for consumer products.
The present subject matter provides a new IC processing technology, through silicon via ("TSV"), which enables the transfer of an electrical signal from one side of an ASIC to the other. This provides is a novel package structure in which a MEMS device is placed directly on top of an ASIC, which is then mounted to a printed circuit board ("PCB"). This package reduces or minimizes the required footprint of the overall system, improves performance, and introduces fewer or no components for packaging purposes only. These advantages enable new applications, and improve existing applications by making them smaller and lowering their cost.
In an example, a MEMS device is bump bonded to an ASIC, which is bump bonded to a PCB. Because wire bonding is not needed, this package can be very quickly assembled using chip scale processing.
Another advantage of the designed package is the ability to use wafer level packaging, where many MEMS and ASIC devices are packaged at once at the wafer level. This greatly improves process throughput and allows engineers to take advantage of wafer level processing techniques, further lowering cost and improving functionality.
FIG. 1 illustrates an MEMS stacked onto an ASIC, according to an example. In an example, a PCV 106 is coupled with an ASIC 104, such as via a cluster of solder connections 110. In an example, the cluster of solder connections 110 both electrically connects the PCB to the ASIC and physically connects the PCB to the ASIC. Although a cluster is illustrates, as few as one solder connection may be used. In an example, a cluster approach for solder connections provides for less stress on the ASIC, as set forth herein.
In an example, the ASIC 104 includes one or more through-silicon-vias 108 disposed through the ASIC. In an example, the one or more through- silicon-vias 108 are in electrical communication with one or more of the solder connections 110. In an examples, one or more solder connections 112 couple a MEMS to the ASIC. In an example, the one or more solder connections connecting the MEMS to the ASIC directly connect to a through-silicon-via 108, such both electrically connecting the MEMS to the ASIC and physically connecting the MEMS to the ASIC.
FIG. 2 illustrates a cross-section of a MEMS system, according to an example. In an example, a MEMS device 212 is stacked on an ASIC 210, which is optionally mounted onto a PCB. In an example, the MEMS 212 is attached to the ASIC 210 by solder interconnects 208 on the top side of the ASIC 210. In an example, the MEMS 210 is enclosed between a via wafer 206 and a cap 202. In an example, the cap 202 is soldered to the via 206. Other examples adhere the cap 202 to the via 204 or otherwise join. Such an enclosure can provide one or both of an environmental enclosure for the MEMS and stiff mechanical support to ensure that packaging stresses do not impact critical MEMS components within the enclosure. In an example, the solder joints 208 between the via 206 & ASIC wafers 210 are located on the outer edges of the via wafer 208. Such a location of the solder joints 208 can reduce or minimize the impact of the stress generated by the PCB such as through thermal expansion.
Reducing or minimizing the impact of packaging stresses is critical for
MEMS device performance. Many package stress relief tools exist, like soft solder balls, soft die attach, stress boundary layers, and package designs aimed at reducing or minimizing the amount of stress generated by temperature change. However, many of these technologies are expensive, implemented within the package, and achieve limited stress relief and reduction. If the solder bumps are placed directly below critical MEMS components, any small amount of stress generated in the solder bumps or on the PCB can harm the performance of those critical components.
On the other hand, there are device level concepts for reducing the impact of package stresses. Reducing or minimizing the size and/or number of anchors and moving anchors for critical moving parts to the center of the package encourages or ensures symmetry and reduces the stress on the floating device components, but these only address stress problems for the moving parts, in an example. They can only address the anchor problems to a certain degree and they cannot address stress deformation problems on unanchored device elements like parallel plate sense electrodes that are embedded in the via wafer. Another limitation is that most MEMS devices user or require multiple components that are anchored separately. In an example, these components will move and stress differently because they are anchored to different parts of a bending via wafer. In an example, one may limit the effect of packaging stresses by moving these anchors closer together, but to achieve high performance specifications like very low packaging stress effects, better stress relief is desired. Because of the limitations in current device and package level stress relief capabilities, existing stress relief features do not sufficiently isolate the entire MEMS system from packaging stresses well enough to achieve high performance packaging stress specifications.
Accordingly, the present technology provides advantages in the reduction of the impact of packaging stresses on the MEMS device. In an example, the ASIC provides a layer of separation between the MEMS device, which is susceptible to packaging stresses, and the source of those stresses, such as a PCB substrate. The provision of such a layer is an important advantage when considering sensitive high performance MEMS devices, like gyroscopes, where small packaging stresses result in large error signals.
In an example, package stress relief structures discussed herein separate a micromachined mechanical device from substrate packaging stresses. In an example, a device for which stress is reduced is a 6-degree-of-freedom inertial sensor. However, the Package Stress Relief Structure can easily be implemented in many other MEMS devices requiring low package stresses.
In an example, the present subject matter provides structure built into one or more MEMS silicon layers that separates critical device components from packaging stresses. In an example, the solder interconnects are placed away from critical components. In an example, stress relief features are etched into the silicon that connects those interconnects to the critical components to generate flexible regions that absorb deformation and stress generated by the mismatched thermal expansion of the silicon and the substrate.
FIG. 3 illustrates a cross-section of a MEMS system, including a printed circuit board ("PCB"), according to an example. In an example, an ASIC 318 is coupled to a PCB 322, such as with a cluster of solder interconnects 320. In an example, a via layer or via 310 is coupled to the ASIC 318, such as with solder connections 316. In an example, the solder connections are disposed on a stress reduction member, with a gap or groove 312 defined between a main body of the via 310 and the stress reduction member such as a flexible arm. In an example, a MEMS 306 is coupled to the via 310 via an anchor 308. A cap 302 is coupled to the via 310 in an example. In an example, a gap 306 is disposed between the cap 302 and the MEMS 306. In an example, a gap 306 is disposed between the via 310 and the MEMS 306. In an example, the gap is hermetically sealed. In an example, a gas is disposed in the gap. In an example, the gas is other than atmosphere. In an example, the gap is at a pressure lower than ambient atmosphere.
An example of a package stress relief structure is shown in FIG. 3. In this structure, a MEMS device 306 is stacked on an ASIC 318, which is then mounted onto a PCB 322, the substrate. The MEMS 306 is attached to the ASIC 318 by solder interconnects 316 on the flexible arms of the package stress relief structure used to protect the active MEMS device 306 from packaging stresses. These arms freely deform under stress and do not transfer undesired deformation or stress to critical MEMS device components.
In an example, because mechanical deformation and stress on the ASIC does not harm ASIC performance, the ASIC can be used as an additional layer of separation between the silicon MEMS device and the organic substrate to further reduce the stress on the MEMS device. In an example, the ASIC/PCB interconnections 320 are clustered as closely as possible at the center of the ASIC to limit the distance over which the silicon and FR-4 substrate are connected. Because packaging stress arises due to differences in thermal expansion and contraction, the shorter the distance, the shorter the expansion mismatch and the smaller the stress generated.
In an example, the moving MEMS device is enclosed between a via wafer 310 and a cap 302 to provide both an environmental enclosure for the MEMS and stiff mechanical support to ensure stress does not impact the critical MEMS components within the enclosure. In an example, the via wafer also contains critical sense electrodes that measure the displacement of the moving mass. In an example, solder joints 316 between the via 310 and ASIC 318 wafers are located on a flexible region of the via wafer outside the enclosing box to allow stress and deformation to relax without impacting the enclosed MEMS device 306. In an example, the ASIC 318 is attached to the PCB 322 at its center to limit the area over which CTE mismatched materials are connected.
FIG. 4 illustrates interconnects for connecting a first electric component to a second electric component. In an example, the figure illustrates interconnects between components of a packaged MEMS device. In an example, the figure illustrates ASIC to PCB solder joint configuration. The bumps 402 are clustered together as closely as possible in the center of the device 404 to limit the distance over which the CTE mismatch acts. This results in minimal package stress generation, and minimized the packaging stress that must be absorbed by the stress reduction mechanisms.
FIG. 5 illustrates a cross section of a MEMS system stacked onto an ASIC and onto a PCB, with polymer core interconnects, according to an example. Various materials may be used to interconnect one component to another. For example, various materials can connect an ASIC 504 to a PCB 514. Materials contemplated include, but are not limited to, SAC, Sn-Ag, and a polymer core 512 copper interconnect 510 that utilizes a low stiffness polymer core 512. In some examples, the copper interconnect 510 also includes a low stiffness stress boundary layer (SBL) on one or both the silicon and substrate sides of the interconnect to reduce the stress translated from the substrate to the silicon. In an example, this interconnect is more flexible and reduces the stress transferred to the ASIC 506 and the MEMS 502. The illustrated example shows a via 508 extending through the ASIC 506 to copper interconnect 510, but the present subject matter is not so limited.
The illustrated example shows a sealing ring 504 to seal an interior space between the MEMS 502 and the ASIC 506, but the present subject matter is not so limited. The material used in the ring, such as a solder ring, varies among examples.
Various examples provide a stress reduced or stressless seal such as a hermetic seal. Such a seal can be implemented with different chip level solder stress relaxation mechanisms as set forth herein. By way of several examples, such a stress reduced or stressless hermetic seal is shown both connected and unconnected (designated by an apostrophe suffix) to each solder stress relaxation mechanism. In each of the examples, a stress relaxation mechanism may be for use in interconnecting an ASIC to a MEMS device. In some examples, a stress relaxation mechanism can be used to connect another component to a MEMS device, such as a cap or a via. Several examples are provided in FIGS. 6-12, but the present subject matter is not so limited.
FIG. 6 A illustrates a component including T-shaped or wing stress- reducing elements coupled with an optional seal, according to an example. FIG. 6B illustrates a component including T-shaped stress-reducing elements and an optional seal, according to an example. In various examples, it is possible for stress relief features to be etched into the ASIC 604. FIGS. 6A-B, as well as others discussed herein, illustrate potential stress relief designs.
In the illustrated configuration, the ASIC 604 to PCB bumps 608 are placed on flexible arms 610 away from the MEMS 602 to flex and reduce the stress transfer from the PCB to the MEMS 602. This allows more flexibility for the bump arms and improves symmetry.
In an example, the bumps 608 are moved to the outside and the connections from the flexible arms 610 to the MEMS 602 are moved to the center of the flexible arms. This allows more flexibility for the bump arms and improves symmetry. In an example, a seal ring 606 surrounds the MEMS 602 and the ASIC 604. In an example, the seal ring is disposed between the ASIC 604 and another device, such as an MEMS, a PCB or a via. The seal ring can optionally be implemented as part of a MEMS assembly cap, as taught herein.
FIG. 7 A illustrates a component including stress-reducing elements defining a void and coupled with an optional seal, according to an example. FIG. 7B illustrates a component including stress-reducing elements defining a void and an optional seal, according to an example. In an example, compliant features 710 are implemented on the flexible arms 712 to reduce the impact of packaging stresses on the active MEMS components 702. In an examples, solder interconnects 708 are placed at a distal end of each arm 710. In an example, the compliant features disposed between an arm 712 and the ASIC 704 defines a void. In an example, the void is an elongate rectangle disposed lengthwise in parallel with a length of the arm 712. In an example, the compliant feature 710 is centered on a side of the ASIC 704. In an example, a seal ring 706 surrounds the MEMS 702 and the ASIC 704. In an example, the seal ring is disposed between the ASIC 704 and another device, such as an MEMS, a PCB or a via.
FIG. 8 A illustrates a component including corner-coupled stress-reducing elements coupled with an optional seal, according to an example. FIG. 8B illustrates a component including corner-coupled stress-reducing elements and an optional seal, according to an example. In this configuration, the flexible arms 810 dispose solder joints 808 away from the connection of the arm to the MEMS enclosure 802. In an example, each arm is coupled proximal a corner of a side of an ASIC 804, and extends along the side of the ASIC 804. In an example, the arm extends along the side of the ASIC 804 parallel to the ASIC 804. In an example, the arm 810 has a rectangular cross section consistent along its length, but the present subject matter is not so limited. In an example, a seal ring 806 surrounds the MEMS 802 and the ASIC 804. In an example, the seal ring is disposed between the ASIC 804 and another device, such as an MEMS, a PCB or a via.
FIG. 9 A illustrates a component including wrap-around stress-reducing elements coupled with an optional seal, according to an example. FIG. 9B illustrates a component including wrap-around stress-reducing elements and an optional seal, according to an example. In this example, the bumps 908 are placed on bent arms 910 to further improve flexibility and reduce the stress transferred from the substrate to the MEMS 902. In this configuration, the bent arms 910 dispose solder joints 908 away from the connection of the arm to the MEMS enclosure 902. In an example, each arm is coupled proximal a corner of a side of an ASIC 904, and extends along the side and an adjacent side of the
ASIC 904. In an example, the arm extends along the side and an adjacent side of the ASIC 904 parallel to the side along the side and parallel to the adjacent side along the adjacent side of the ASIC 904. In an example, the arm 910 has a rectangular cross section consistent along its length, but the present subject matter is not so limited. In an example, a seal ring 906 surrounds the MEMS 902 and the ASIC 904. In an example, the seal ring is disposed between the ASIC 904 and another device, such as an MEMS, a PCB or a via.
FIG. 10A illustrates a component including wrap-around stress-reducing elements coupled with an optional seal, according to an example. FIG. 10B illustrates a component including wrap-around stress-reducing elements and an optional seal, according to an example. In an example, a groove is etched into the via wafer or ASIC 1004 to separate the solder joints 1008 from the active MEMS elements 702. In an example, this allows the solder joints 1008 to move significantly without stressing on critical elements such as the MEMS 1002, reducing the impact of package stresses on device performance.
In an example, a seal ring 1006 surrounds the entire device and is connected to the stress relief groove-defining member 1010. In an example, the seal ring 1006 is mostly or completely unconnected to the solder stress relief arms 1010. In an example, this allows for more flexibility in both the seal ring 1006 and the solder stress relief arms 1010.
FIG. 1 1 A illustrates a component including stress-reducing elements set in a corner, according to an example. In an example, a device 1106 includes a cluster 1102 of interconnects in each of four corners, although fewer corners may be used, or the cluster 1102 may be disposed elsewhere on the device 1106. In an example, a gap is defined in the device 1106 between a flexure bearing portion and a main body. In an example, the gap extends around the cluster 1102, starting proximal a first side, and curving around the cluster 1102 to an adjacent side. In an example, the gap also extends briefly along the adjacent side.
FIG. 1 IB illustrates a component including stress-reducing elements set in a corner, according to an example. In an example, a device Ί 106 includes a cluster Ί 102 of interconnects in each of four corners, although fewer corners may be used, or the cluster Ί 102 may be disposed elsewhere on the device Ί 106. In an example, a gap is defined in the device Ί 106 between a flexure bearing portion and a main body. In an example, the gap extends around the cluster ' 1102, starting proximal a first side, and curving around the cluster Ί 102 to an adjacent side. In an example, the gap also extends along most of the adjacent side.
FIG. l lC illustrates a component including stress-reducing elements set in a corner, according to an example. In an example, a device " 1106 includes a cluster " 1102 of interconnects in each of four corners, although fewer corners may be used, or the cluster " 1102 may be disposed elsewhere on the device " 1106. In an example, a gap is defined in the device " 1106 between a flexure bearing portion and a main body. In an example, the gap extends around the cluster " 1102, starting proximal a first side, and curving around the cluster " 1102 to an adjacent side.
FIG. 1 ID illustrates a component including stress-reducing elements set in a corner, according to an example. In an example, a device " Ί 106 includes a line " Ί 102 of interconnects in each of four corners, although fewer corners may be used, or the line " Ί 102 may be disposed elsewhere on the device " Ί 106. In an example, a gap is defined in the device " Ί 106 between a flexure bearing portion and a main body. In an example, the gap extends perpendicular a side, then around the line of interconnects ' ' ' 1102, then perpendicular to and proximal an adjacent side.
Presented above are 4 different options for placing the bumps at the four corners of the ASIC, reducing the impact of the package stress relief structure on overall die size.
FIG. 12 illustrates a component including wrap-around multiple stress- reducing elements disposed around a perimeter, according to an example. In this example, each solder bump 1208 is individually supported by a flexible springs or flexure bearing. This configuration helps to reduce compounding stresses from multiple bumps seen in other configurations. In this configuration, the bumps 1208 are placed on bent arms 1210 to further improve flexibility and reduce the stress transferred from the substrate to the MEMS 1202. In this configuration, the bent arms 1210 dispose a solder joint 1208 away from the connection of the arm to the MEMS enclosure 1202. In an example, each arm is coupled to a side of an ASIC 1204, and extends along the side of the ASIC 1204. In an example, the arm extends along the side of the ASIC 1204 parallel to the side along the side. In an example, the arm 1210 has a rectangular cross section consistent along its length, but the present subject matter is not so limited.
FIG. 13A illustrates a device with a seal and a groove in a via wafer, according to an example. FIG. 13B is a bottom view of the device in FIG. 13 A, showing a void disposed between stress-reducing members and a via wafer, according to an example. This example reduces the die size and changes the compliance mechanism between the seal ring 1312 and active MEMS 1308. In the example, solder interconnects 1310 are to interconnect a via 1308 to a substrate such as a PCB. In an example, a gap 1322 is disposed in the via along tow adjacent sides in a corner to allow for a PCB to via 130 CTE mismatch. In an example, another gap 1324 extends along each side. In an example, additional gaps are disposed in the via 1308, such as around a connection point to an anchor 1320 for a MEMS device layer 1306. In an example, an adhesive or solder 1304 coupled a cap 1302 to the device layer 1306. In an example, the MEMS device layer 1306 includes one or more gaps 1318, such as to enable function of the MEMS device layer 1306, such as in instances where a portion of the MEMS device layer oscillates, and/or to further isolate mismatches in thermal expansion. FIG. 14A illustrates a device with a seal, according to an example. FIG. 14B is a cross-section of the device in FIG. 14 A, showing a void disposed between stress-reducing members and a MEMS and a via wafer, according to an example.
In this configuration, the compliance mechanism 1412 between the solder interconnects 1406 and the active MEMS device 1402 utilizes both the via wafer 1408 and the device layer 1402 instead of just the via wafer 1408. The via wafer 1408 includes a connection portion 1410 that is less thick than a remainder of the via wafer 1408, in an example. This allows an out of plane compliance mechanism to be implemented, improving stress rejection. In an example, other configurations of the package stress relief structure are built in the via wafer 1408 only. This modification allows for improved flexibility because of the added degree of freedom, in an example.
In this configuration, the compliance mechanism 1412 between the seal ring 1404 and the active components 1402 utilizes both the via wafer 1408 and the device layer 1402 instead of just the via wafer 1408. In an example, this allows an out of plane compliance mechanism to be implemented, improving stress rejection.
In an example, the reduced stress or stressless hermetic seal can be implemented in multiple package configurations. It is a component of the
MEMS chip, and not a function of overall package configuration or geometry. Herein are shown package configurations that can leverage the stressless hermetic seal technology. FIGS. 15-24 show several seal examples.
FIG. 15A illustrates a device with a seal, according to an example. FIG. 15B is a bottom view schematic of the device in FIG. 15 A, showing an array of connection points. The illustration shows a bump configuration for the stacked package with many ASIC to PCB bumps, illustrating the possibility of implementing the package stress relief structure with multiple different ASICs. In the example, a MEMS device 1502, such as a 6-degree of freedom inertial sensor, sits atop an ASIC 1514, with solder interconnects 1504 connecting them, and with a seal ring 1506 providing a seal, such as to protect a sealed interior from the environment. The ASIC is coupled to PCB 1510 such as FR-4 with a plurality of solder interconnects 1508. In the example, underfill 1512 is disposed between the ASIC 1514 and the PCB 1510. FIG. 16A illustrates a device including a high voltage component disposed on an ASIC alongside a MEMS device that includes interconnects coupled to a PCB, according to an example. FIG. 16B is a bottom view of the device in FIG. 16A, showing an array of connection points. In an example, this package configuration improves stack height by bumping the MEMS 1602 directly to the PCB 1610 and using a smaller ASIC 1612 bumped to the MEMS in the cavity between the MEMS 1602 and PCB 1610. This configuration can be implemented with one or more die under the MEMS 1602 including an ASIC 1612, a high voltage ASIC 1606, a pressure sensor, and/or any other sensor or chip that will fit in the cavity between the MEMS 1602 and the PCB 1610.
Alternatively, if the ASIC 1612 is bigger than the MEMS 1602, the MEMS 1602 and ASIC 1612 can easily switch places, where the ASIC 1612 is bumped to the PCB 1610 and one or more die, including the MEMS 1602, are bumped to the ASIC 1612 in the cavity under the ASIC 1612. In an example, this configuration alleviates the need for TSV technology.
FIG. 17A illustrates a device including a high voltage component disposed on an ASIC alongside a MEMS device that includes interconnects coupled to the ASIC, according to an example. FIG. 17B is a bottom view of the device in FIG. 16A, showing an array of connection points. In this example configuration, the MEMS die 1702 is bumped atop a main ASIC 1712 along with a second high voltage capable ASIC 1716. Via last 1714 has been added to the main ASIC 1712 to transfer electrical signals from one side of the main ASIC 1712 to the other. The main ASIC 1712 is bumped onto the PCB 1710. This is similar to the configuration with the addition of a high voltage ASIC 1706 bumped onto the main ASIC 1711 2 and replacement of the solder bumps. Other sensors or chips can be added to the configuration as area on the main ASIC 1712 permits. In an example, a seal ring 1708 provides the moisture barrier for the cavity between the MEMS and ASIC.
FIG. 18A illustrates a device with a seal, with a MEMS suspending an ASIC, according to an example. FIG. 18B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points. This example improves the package stack height by bumping the MEMS 1802 directly to the PCB 1808 and using a smaller ASIC 1812 bumped to the MEMS 1802 in the cavity between the MEMS 1802 and PCB 1808. This configuration can be implemented with one or more die under the MEMS 1802 including an ASIC 1812, a separate high voltage ASIC 1812, a pressure sensor, and/or any other sensor or chip that will fit in the cavity between the MEMS 1802 and the PCB 1808. In an example, if the ASIC 1812 is bigger than the MEMS 1802, the MEMS 1802 and ASIC 1812 can easily switch places, where the ASIC 1812 is bumped to the PCB 1808 and multiple die, including the MEMS 1802, are bumped to the ASIC 1812 in the cavity under the ASIC 1812. In an example, a polymer core 1806 copper conductor 1804 interconnects the MEMS 1802 to the PCB 1808. In an example, copper interconnects 1814, 1818 interconnect the MEMS 1802 to the ASIC 1812. This example configuration reduces or eliminates the need for TSV technology. In an example, the package can be implemented with different bump configurations. If a hermetic seal is desires, this can be achieved using a solder ring 1816 enclosing certain parts, or with a moisture resistant underfill providing the hermetic seal.
FIG. 19 illustrates a MEMS 1902 coupled to a substrate via interconnects
1904, with an ASIC 1912 disposed in the substrate, according to an example. In the example configuration, the ASIC 1912 and high voltage ASIC 1908 are embedded in a substrate 1906 such as a polymer substrate which routes electrical signals from the MEMS 1902 to the ASIC 1912 and PCB at 1914. This example can reduce or eliminate the need for a Through Silicon Via (TSV) on the ASIC.
FIG. 20A illustrates a device with a seal, with a MEMS suspending an ASIC inside a void in a PCB, according to an example. FIG. 20B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points. In this configuration, the PCB 2006 is stamped with a hole for the MEMS to fit into, and the ASIC 2004 with MEMS attached is flipped and bumped onto the PCB 2006. This configuration does not require TSV in the ASIC, and it relaxes constraints on the MEMS die height because the MEMS is placed in a hole made in the thicker PCB 2006. In the example, the MEMS includes a cap 2008, a device layer 2010 and a via layer 2012. In an example, cluster of interconnects 2014 located centrally on the MEMS interconnects the MEMS to the ASIC 2004.
FIG. 21 illustrates a perspective view of a packaged MEMS system that is open, according to an example. The package stress relief structure can easily be implemented on a MEMS chip which is then placed in a standard open quad- flat no leads ("QFN") package. In an example, an ASIC 2110 is wire bonded to pads 2108 of the package. A plastic encapsulation 2102 locates the pads 2108 and the MEMS assembly. The MEMS assembly includes an ASIC 2110. A die attach 2112 is used to coupled to the ASIC 2110 to the remainder of the chip. Certain examples include a copper leadframe 2114.
FIG. 22 illustrates a cross-section view of a packaged MEMS system that is closed, according to an example. The package stress relief structure can easily be implemented on a MEMS chip which is then placed in a closed quad-flat no leads ("QFN") package. In an example, an ASIC 2214 is wire bonded to pads 2212 of the package. A plastic encapsulation 2202 locates the pads 2212 and the MEMS assembly. The MEMS assembly includes an ASIC 2214. The package stress relief structure can also be implemented in an enclosed QFN package with silicone gel 2204. The silicone gel 2204 is used as a barrier to prevent the plastic from coming in contact with the MEMS device. Underfill 2216 is optionally disposed between the ASIC and the MMES dies 2218, although another sealing technique, such as a sealing ring, can be used.
FIG. 23 A illustrates a device with a seal, with a ASIC suspending a MEMS, according to an example. FIG. 23B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points. In this example configuration, the MEMS 2316 is bumped to the ASIC, which is then bumped on top of an interposer frame 2308. The interposer frame 2308 provides an additional layer of separation between the active MEMS elements and the PCB to further reduce the stress on critical components. In the example, a gap 2304 is disposed between the MEMS 2316 and the interposer frame 2308. In an example, plastic encapsulation 2306 is disposed over the interposer frame 2308, the ASIC and the MEMS. In an example, solder 2310 couples pads of the PCB to the interposer frame 2308 in some examples. In an example, underfill 2302 is disposed between the MEMS 2316 and the ASIC, although a seal ring can be used. In an example a cluster of interconnects 2318 interconnect the ASIC and the MEMS.
FIG. 24 A illustrates a MEMS suspending an ASIC, according to an example. FIG. 24B is a bottom view schematic of the device in FIG. 18A, showing an array of connection points. The above figure shows bump configuration that can be implemented in the possum package. In this configuration, an underfill 2404 is localized around the solder bumps 2402 to provide a hermetic seal while to keeping critical MEMS components protected. In the example, a MEMS 2410 is coupled to a packaging substrate 2412with bumps that include underfill to define a seal. An ASIC 2408 is coupled to the MEMS 2410 with bumps that include underfill to define a seal.
An important feature of many MEMS devices is a hermetic seal that prevents the flow of water into the device. This is especially important in MEMS devices that are solder bumped onto an ASIC. Capacitances across the gap between the MEMS and ASIC are critical to system performance. If water or water vapor seeps into the cavity between the MEMS and the ASIC, these capacitances vary uncontrollably and negatively impact the system.
Protection from packaging stress is equally important. Packaging stress causes critical MEMS components to bend and flex, changing capacitance gaps and flexing springs, resulting in capacitance read out errors and natural frequency shifts. The major source of package stress on MEMS devices is a mismatch of the coefficient of thermal expansion (CTE) between device materials. This is most commonly seen in the CTE mismatch between an organic substrate material (typically FR-4) and a Silicon device. FR-4 has a CTE of ~14ppm/°C while Silicon has a CTE of 2.9 ppm/°C. If these two materials are adhered to each other, this CTE mismatch will create stress when the temperature changes.
There are two main ways to protect devices from moisture: inject moisture rejecting epoxy into critical cavities, or completely enclose those critical cavities with a hermetic seal ring. Both of these methods induce significant thermal packaging stresses on critical MEMS components. If an epoxy underfill is used, the epoxy typically doesn't have a good CTE match with Silicon. This introduces thermal stress on the MEMS device. This effect can be somewhat mitigated through the use of Silicon Oxide filler to adjust the overall CTE of the underfill. However, the filler stiffens the underfill which exacerbates a second problem, that a stiff underfill filling the cavity between the MEMS & ASIC creates a hard connection from the MEMS to the ASIC. This transfers all ASIC stresses and deformations to the MEMS, which is a significant problem that greatly harms device performance. A seal ring eliminates the need for an underfill material, but introduces the same problems in other ways. A hermetic seal ring is a thick metal ring placed under the outer edge of the MEMS device. This large metal ring has a different CTE than Silicon, inducing stress and deformation on the MEMS device under temperature change. The metal ring also provides a hard connection between the MEMS and ASIC. Again, this causes any stress or deformation on the ASIC to transfer to the MEMS, and impacting performance.
For high performance devices that require a hermetic seal that does not impart packaging stress, neither of these solutions is sufficient. A lower stress mechanism is needed.
The disclosed stress reducing or stressless hermetic seal provides a moisture barrier to prevent water from leaking into critical capacitance gaps and impairing the performance of capacitance gaps. The novel design accomplishes this without inducing large packaging stresses as other sealing methods do. The current application in use is a 6 degree of freedom inertial sensor. However, the stressless hermetic seal can easily be implemented in many other MEMS devices requiring a moisture barrier.
One common way to protect this cavity from moisture is to deposit a ring of solder between the MEMS & ASIC surrounding critical device components. However, if there are any package stresses on the ASIC, these stresses will translate to the critical MEMS components unless the stressless hermetic seal stress relief structure is incorporated between the seal ring and the critical components.
By way of several examples, the present subject matter provides structure built into one or more of the MEMS device silicon layers that separates critical device components from any stresses that arise at the interface between the silicon and the seal ring. The seal ring is located away from critical components and stress relief features are etched into the silicon to generate flexible regions that reduce the impact of the mismatched thermal expansion. Examples of the seal are shown in FIGS. 25-27 and other FIGS, that reference a seal.
FIG. 25 illustrates a cross-section of a cap including stress-reducing members, according to an example. In the example, a MEMS device 2526 is stacked on an ASIC 2512. Stress reduction members are used to interconnect the VIA of the MEMS to the ASIC. Stress reduction members are discussed herein, and define a groove 2520 disposed between the solder interconnects and the main center portion of the via. In an example, the ASIC 2512 is mounted onto the PCB 2530. The stressless hermetic seal is implemented as a flexible bent membrane 2542 manufactured out of multiple layers of silicon.
The MEMS 2526 is attached to the ASIC 2512 so that the stressless hermetic seal provides a moisture barrier without imparting stress onto the active MEMS device. The MEMS/ASIC interconnects can be placed on flexible arms 2544 away from critical MEMS device elements 2526. In an example, the seal ring 2524 surrounds components, including those flexible arms 2544. These arms 2544 freely deform under stress and do not transfer undesired deformation or stress to critical MEMS device components. The seal ring 2524 surrounds desired components and provides hermeticity in the cavity under the MEMS, and the Stressless Hermetic Seal protects the MEMS from any stresses generated in or transferred through the seal ring.
Because mechanical deformation and stress on the ASIC does not harm
ASIC performance, the ASIC can be used as an additional layer of separation between the silicon MEMS device and the substrate 2530, such as organic substrate, to further reduce the stress on the MEMS device. Because the stress arises due to differences in thermal expansion and contraction, it is helpful to limit the distance over which the Silicon and FR-4 substrate are connected. To this end, the ASIC/PCB interconnections are clustered as closely as possible at the center of the ASIC, as taught herein.
In an example, the MEMS device is enclosed between a Via wafer 2546 and a cap 2548 to provide both an environmental enclosure for the MEMS and stiff mechanical support to ensure package stresses do not impact the critical
MEMS components 2526 within the enclosure. In an example, the solder joints between the via & ASIC wafers are located outside the enclosing box on flexible arms 2544 etched into the via wafer to allow stress and deformation to relax without impacting the enclosed MEMS device. In an example, the seal ring 2524 is attached to a flexible multilayer membrane surrounding the MEMS and flexible arms.
In an example, the stressless hermetic seal uses an etched cap wafer. In an example, these etches provide compliance in both the vertical and horizontal directions to ensure the stress on the seal ring can relax without significant impact on the active MEMS components. Accordingly, any of the
interconnection systems disclosed herein, such as stress reducing interconnection systems can be combined with any of the sealing systems disclosed herein.
FIG. 26 A illustrates a cross-section of a cap including stress-reducing members, according to an example. FIG. 26B illustrates a cross-section of a cap including stress-reducing members, according to an example. In an example, this seal ring configuration requires etching of the cap wafer. This configuration enhances the level of compliance by lengthening and increasing the number of flexing sections 2528 of the membrane. A seal ring 2624 is to couple to an ASIC or another components, defining a groove 2614 between the portion of the cap coupled to the sealing ring 2624 and the via 2612. Flexible arms are used to couple solder interconnects 2622 to the via 1612. In an example, this configuration enhances the level of compliance of the previous configuration by adding yet another flexing section to the membrane. In an example, the flexing member extends horizontally away from the cap, vertically up, away from the cap again, and down to the sealing ring.
FIG. 27 illustrates a cross-section of a cap coupled to one or more stress- reducing members, according to an example. This configuration utilizes existing process steps to eliminate the need for additional etching of the cap wafer, while still maintaining vertical and torsional compliance. This configuration enhances the level of compliance by lengthening and increasing the number of flexing sections 2528 of the membrane. A seal ring '2624 is to couple to an ASIC or another components, defining a groove '2614 between the portion of the cap coupled to the sealing ring '2624 and the via '2612. Flexible arms are used to couple solder interconnects '2622 to the via 1612. In an example, this configuration enhances the level of compliance of the previous configuration by adding yet another flexing section to the membrane. In an example, the flexing member extends horizontally away from the cap, vertically down, away from the cap again, vertically up, horizontally away again and down to the sealing ring.
Additional Notes
The present subject matter may be explained by way of example.
Example 1 includes an apparatus, comprising an integrated circuit including at least one electrical interconnect disposed on an elongate arm extending away from a main portion of the integrated circuit and a microelectromechanical layer including an oscillating portion, the microelectromechanical layer coupled to the main portion of the integrated circuit.
Example 2 includes the apparatus of example 1, wherein the
microelectromechanical layer is bumped onto the integrated circuit.
Example 3 includes the apparatus of any one of examples 1-2, wherein the microelectromechanical layer includes at least one electrical interconnect disposed on a microelectromechanical layer elongate arm extending away from a main portion of the microelectromechanical layer.
Example 4 includes the apparatus of any one of examples 1-3, wherein the microelectromechanical layer includes a via layer that includes the microelectromechanical layer elongate arm, with a slideable
microelectromechanical proof-mass coupled to the via.
Example 5 includes the apparatus of any one of examples 1-4, comprising a cluster of electrical interconnects disposed on the integrated circuit to couple the integrated circuit to a substrate.
Example 6 includes the apparatus of example 5, wherein the cluster is centrally disposed on the integrated circuit.
Example 7 includes the apparatus of example 5, wherein the cluster is disposed at a corner of the integrated circuit.
Example 8 includes the apparatus of example 1 , comprising a cluster of electrical interconnects centrally disposed on the microelectromechanical layer to couple the microelectromechanical layer to the integrated circuit.
Example 9 includes the apparatus of example 1 , wherein the elongate arm is etched and the at least one electrical interconnect includes polymer-core copper.
Example 10 includes the apparatus of example 1, wherein the elongate arm is part of a plurality of elongate arms, wherein for each respective elongate arm on a side of the integrated circuit, there is an opposing elongate are on an opposite side of the integrated circuit.
Example 11 includes a method that includes forming a through-silicon- via in an integrated circuit, stacking the integrated circuit onto a substrate and electrically and physically coupling the integrated circuit to the substrate using a plurality of electrical interconnects, stacking a microelectromechanical layer onto the integrated circuit and electrically and physically coupling the microelectromechanical layer to the integrated circuit such that the
microelectromechanical layer is electrically coupled to the substrate via the through-silicon-via.
Example 12 includes the method of example 11, comprising excising a void in the substrate and disposing the microelectromechanical layer at least partially in the void.
Example 13 includes the method of any one of examples 11-12, comprising disposing a seal between the microelectromechanical layer and the integrated circuit to define a hermetically sealed void between the
microelectromechanical layer and the integrated circuit.
Example 14 includes the method of example 13, wherein disposing a seal comprising soldering a solder ring.
Example 15 includes the method of example 13, wherein disposing a seal includes disposing underfill.
Example 16 includes an integrated circuit including at least one electrical interconnects disposed on an elongate are extending away from a main portion of the integrated circuit and a microelectromechanical layer including an oscillating portion, the microelectromechanical layer coupled to the main portion of the integrated circuit, wherein the microelectromechanical layer includes a cap comprising a membrane that extends to the integrated circuit.
Example 17 includes the apparatus of example 16, wherein the microelectromechanical layer includes at least one electrical interconnect disposed on a microelectromechanical layer elongate arm extending away from a main portion of the microelectromechanical layer.
Example 18 includes the apparatus of example 18, wherein the microelectromechanical layer includes a via layer that includes the
microelectromechanical layer elongate arm, with a slideable
microelectromechanical proof-mass coupled to the via.
Example 19 includes the apparatus of any one of examples 16-18, comprising a cluster of electrical interconnects disposed on the integrated circuit to couple the integrated circuit to a substrate. Example 20 includes the apparatus of example 16, comprising a cluster of electrical interconnects centrally disposed on the microelectromechanical layer to couple the microelectromechanical layer to the integrated circuit.
Example 21 includes the apparatus of example 16, wherein the elongate arm is part of a plurality of elongate arms, wherein for each respective elongate arm on a side of the integrated circuit, there is an opposing elongate are on an opposite side of the integrated circuit.
Example 22 includes the apparatus of example 16, comprising a solder ring disposed between the cap and the integrated circuit to define a hermetic seal between the integrated circuit and the microelectromechanical layer.
Example 23 includes a method that includes forming a through-silicon- via in an integrated circuit, stacking the integrated circuit onto a substrate, electrically and physically coupling the integrated circuit to the substrate using a plurality of electrical interconnects, stacking a microelectromechanical layer onto the integrated circuit and electrically and physically coupling the microelectromechanical layer to the integrated circuit such that the
microelectromechanical layer is electrically coupled to the substrate via the through-silicon-via and disposing a seal between the microelectromechanical layer and the integrated circuit to define a hermetically sealed void between the microelectromechanical layer and the integrated circuit.
Example 24 includes the method of example 23, comprising etching a cap of the microelectromechanical layer such that a membrane of the cap extends to a bottom major surface of the microelectromechanical layer and is flush with the bottom major surface.
Example 25 includes the method of example 23, comprising disposing a seal between the membrane and the integrated circuit.
Example 26 includes the method of any one of examples 23-25, comprising etching the integrated circuit to define a plurality of elongate arms that extend away from a main portion of the integrated circuit to which the microelectromechanical layer is coupled, wherein electrically and physically coupling the integrated circuit to the substrate using a plurality of electrical interconnects includes electrically and physically coupling the integrated circuit to the substrate using the plurality of elongate arms. Example 27 includes the method of example 23, comprising excising a void in the substrate and disposing the microelectromechanical layer at least partially in the void.
Example 28 includes the method of example 23, comprising disposing a seal between the microelectromechanical layer and the integrated circuit to define a hermetically sealed void between the microelectromechanical layer and the integrated circuit.
Example 29 includes the method of example 28, wherein disposing a seal comprising soldering a solder ring.
Example 30 includes the method of example 28, wherein disposing a seal includes disposing underfill.
In the above examples, one or more of a stress reducing feature, a sealing feature or a size reducing feature may be used in combination. The above detailed description includes references to the accompanying drawings, which form a part of the detailed description. The drawings show, by way of illustration, specific embodiments in which the invention can be practiced.
These embodiments are also referred to herein as "examples." All publications, patents, and patent documents referred to in this document are incorporated by reference herein in their entirety, as though individually incorporated by reference. In the event of inconsistent usages between this document and those documents so incorporated by reference, the usage in the incorporated reference(s) should be considered supplementary to that of this document; for irreconcilable inconsistencies, the usage in this document controls.
In this document, the terms "a" or "an" are used, as is common in patent documents, to include one or more than one, independent of any other instances or usages of "at least one" or "one or more." In this document, the term "or" is used to refer to a nonexclusive or, such that "A or B" includes "A but not B," "B but not A," and "A and B," unless otherwise indicated. In the appended claims, the terms "including" and "in which" are used as the plain-English equivalents of the respective terms "comprising" and "wherein." Also, in the following claims, the terms "including" and "comprising" are open-ended, that is, a system, device, article, or process that includes elements in addition to those listed after such a term in a claim are still deemed to fall within the scope of that claim. Moreover, in the following claims, the terms "first," "second," and "third," etc. are used merely as labels, and are not intended to impose numerical requirements on their objects.
The above description is intended to be illustrative, and not restrictive. In other examples, the above-described examples (or one or more aspects thereof) may be used in combination with each other. Other embodiments can be used, such as by one of ordinary skill in the art upon reviewing the above description. The Abstract is provided to comply with 37 C.F.R. § 1.72(b), to allow the reader to quickly ascertain the nature of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims. Also, in the above Detailed Description, various features may be grouped together to streamline the disclosure. This should not be interpreted as intending that an unclaimed disclosed feature is essential to any claim. Rather, inventive subject matter may lie in less than all features of a particular disclosed embodiment. Thus, the following claims are hereby incorporated into the Detailed Description, with each claim standing on its own as a separate embodiment. The scope of the invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.

Claims

WHAT IS CLAIMED IS:
1. An apparatus, comprising:
an integrated circuit including at least one electrical interconnect disposed on an elongate arm extending away from a main portion of the integrated circuit; and
a microelectromechanical layer including an oscillating portion, the microelectromechanical layer coupled to the main portion of the integrated circuit.
2. The apparatus of claim 1, wherein the microelectromechanical layer is
bumped onto the integrated circuit.
3. The apparatus of any one of claims 1-2, wherein the microelectromechanical layer includes at least one electrical interconnect disposed on a
microelectromechanical layer elongate arm extending away from a main portion of the microelectromechanical layer.
4. The apparatus of any one of claims 1-3, wherein the microelectromechanical layer includes a via layer that includes the microelectromechanical layer elongate arm, with a slideable microelectromechanical proof-mass coupled to the via.
5. The apparatus of any one of claims 1-4, comprising a cluster of electrical interconnects disposed on the integrated circuit to couple the integrated circuit to a substrate.
6. The apparatus of claim 5, wherein the cluster is centrally disposed on the integrated circuit.
7. The apparatus of claim 5, wherein the cluster is disposed at a corner of the integrated circuit.
8. The apparatus of claim 1, comprising a cluster of electrical interconnects centrally disposed on the microelectromechanical layer to couple the microelectromechanical layer to the integrated circuit.
9. The apparatus of claim 1, wherein the elongate arm is etched and the at least one electrical interconnect includes polymer-core copper.
10. The apparatus of claim 1, wherein the elongate arm is part of a plurality of elongate arms, wherein for each respective elongate arm on a side of the integrated circuit, there is an opposing elongate are on an opposite side of the integrated circuit.
11. A method, comprising:
forming a through-silicon-via in an integrated circuit;
stacking the integrated circuit onto a substrate and electrically and physically coupling the integrated circuit to the substrate using a plurality of electrical interconnects;
stacking a microelectromechanical layer onto the integrated circuit and electrically and physically coupling the microelectromechanical layer to the integrated circuit such that the microelectromechanical layer is electrically coupled to the substrate via the through-silicon-via.
12. The method of claim 11, comprising excising a void in the substrate and disposing the microelectromechanical layer at least partially in the void.
13. The method of any one of claims 11-12, comprising disposing a seal between the microelectromechanical layer and the integrated circuit to define a hermetically sealed void between the microelectromechanical layer and the integrated circuit.
14. The method of claim 13, wherein disposing a seal comprising soldering a solder ring.
15. The method of claim 13, wherein disposing a seal includes disposing underfill.
PCT/US2011/052059 2010-09-18 2011-09-18 Packaging to reduce stress on microelectromechanical systems WO2012037536A2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
KR1020137009788A KR20130057485A (en) 2010-09-18 2011-09-18 Packaging to reduce stress on microelectromechanical systems
EP11826067.8A EP2616387B1 (en) 2010-09-18 2011-09-18 Packaging to reduce stress on microelectromechanical systems
CN201180055794.6A CN103221332B (en) 2010-09-18 2011-09-18 Reduce the encapsulation of the stress on MEMS
US13/821,586 US9156673B2 (en) 2010-09-18 2011-09-18 Packaging to reduce stress on microelectromechanical systems

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
US38424410P 2010-09-18 2010-09-18
US38424310P 2010-09-18 2010-09-18
US38424210P 2010-09-18 2010-09-18
US61/384,243 2010-09-18
US61/384,244 2010-09-18
US61/384,242 2010-09-18

Publications (2)

Publication Number Publication Date
WO2012037536A2 true WO2012037536A2 (en) 2012-03-22
WO2012037536A3 WO2012037536A3 (en) 2012-06-14

Family

ID=45832284

Family Applications (2)

Application Number Title Priority Date Filing Date
PCT/US2011/052060 WO2012037537A2 (en) 2010-09-18 2011-09-18 Sealed packaging for microelectromechanical systems
PCT/US2011/052059 WO2012037536A2 (en) 2010-09-18 2011-09-18 Packaging to reduce stress on microelectromechanical systems

Family Applications Before (1)

Application Number Title Priority Date Filing Date
PCT/US2011/052060 WO2012037537A2 (en) 2010-09-18 2011-09-18 Sealed packaging for microelectromechanical systems

Country Status (5)

Country Link
US (2) US9856132B2 (en)
EP (2) EP2616388A4 (en)
KR (2) KR20130052652A (en)
CN (2) CN103221331B (en)
WO (2) WO2012037537A2 (en)

Cited By (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8710599B2 (en) 2009-08-04 2014-04-29 Fairchild Semiconductor Corporation Micromachined devices and fabricating the same
US8742964B2 (en) 2012-04-04 2014-06-03 Fairchild Semiconductor Corporation Noise reduction method with chopping for a merged MEMS accelerometer sensor
US8754694B2 (en) 2012-04-03 2014-06-17 Fairchild Semiconductor Corporation Accurate ninety-degree phase shifter
US8813564B2 (en) 2010-09-18 2014-08-26 Fairchild Semiconductor Corporation MEMS multi-axis gyroscope with central suspension and gimbal structure
CN104244152A (en) * 2013-06-13 2014-12-24 无锡芯奥微传感技术有限公司 Micro electro mechanical system microphone package and packaging method
US8978475B2 (en) 2012-02-01 2015-03-17 Fairchild Semiconductor Corporation MEMS proof mass with split z-axis portions
US9006846B2 (en) 2010-09-20 2015-04-14 Fairchild Semiconductor Corporation Through silicon via with reduced shunt capacitance
US9062972B2 (en) 2012-01-31 2015-06-23 Fairchild Semiconductor Corporation MEMS multi-axis accelerometer electrode structure
US9069006B2 (en) 2012-04-05 2015-06-30 Fairchild Semiconductor Corporation Self test of MEMS gyroscope with ASICs integrated capacitors
US9094027B2 (en) 2012-04-12 2015-07-28 Fairchild Semiconductor Corporation Micro-electro-mechanical-system (MEMS) driver
US9095072B2 (en) 2010-09-18 2015-07-28 Fairchild Semiconductor Corporation Multi-die MEMS package
WO2015124432A1 (en) * 2014-02-18 2015-08-27 Robert Bosch Gmbh Sensor unit with a decoupling structure and production method therefor
US9156673B2 (en) 2010-09-18 2015-10-13 Fairchild Semiconductor Corporation Packaging to reduce stress on microelectromechanical systems
US9246018B2 (en) 2010-09-18 2016-01-26 Fairchild Semiconductor Corporation Micromachined monolithic 3-axis gyroscope with single drive
US9278846B2 (en) 2010-09-18 2016-03-08 Fairchild Semiconductor Corporation Micromachined monolithic 6-axis inertial sensor
US9352961B2 (en) 2010-09-18 2016-05-31 Fairchild Semiconductor Corporation Flexure bearing to reduce quadrature for resonating micromachined devices
US9425328B2 (en) 2012-09-12 2016-08-23 Fairchild Semiconductor Corporation Through silicon via including multi-material fill
US9444404B2 (en) 2012-04-05 2016-09-13 Fairchild Semiconductor Corporation MEMS device front-end charge amplifier
US9488693B2 (en) 2012-04-04 2016-11-08 Fairchild Semiconductor Corporation Self test of MEMS accelerometer with ASICS integrated capacitors
US9618361B2 (en) 2012-04-05 2017-04-11 Fairchild Semiconductor Corporation MEMS device automatic-gain control loop for mechanical amplitude drive
US9625272B2 (en) 2012-04-12 2017-04-18 Fairchild Semiconductor Corporation MEMS quadrature cancellation and signal demodulation
US10060757B2 (en) 2012-04-05 2018-08-28 Fairchild Semiconductor Corporation MEMS device quadrature shift cancellation
US10065851B2 (en) 2010-09-20 2018-09-04 Fairchild Semiconductor Corporation Microelectromechanical pressure sensor including reference capacitor
US10508961B2 (en) 2012-06-28 2019-12-17 Intel Corporation Semiconductor package with air pressure sensor
US10723615B2 (en) 2016-05-10 2020-07-28 Sciosense B.V. Sensor assembly and arrangement and method for manufacturing a sensor assembly
US10807861B2 (en) 2016-05-02 2020-10-20 Teknologian Tutkimuskeskus Vtt Oy Surface micromechanical element and method for manufacturing the same
US11366031B2 (en) 2016-09-30 2022-06-21 Sciosense B.V. Semiconductor device and method for forming a semiconductor device
WO2024052168A1 (en) * 2022-09-09 2024-03-14 Robert Bosch Gmbh Micro-electromechanical device

Families Citing this family (64)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8022554B2 (en) 2006-06-15 2011-09-20 Sitime Corporation Stacked die package for MEMS resonator system
ITTO20110688A1 (en) * 2011-07-28 2013-01-29 St Microelectronics Srl MICROELETTROMECHANICAL GYROSCOPE WITH SELF-CALIBRATION FUNCTION AND METHOD OF CALIBRATION OF A MICROELECTRANOMANICAL GYROSCOPE
US9695036B1 (en) * 2012-02-02 2017-07-04 Sitime Corporation Temperature insensitive resonant elements and oscillators and methods of designing and manufacturing same
US20140090485A1 (en) * 2012-10-02 2014-04-03 Robert Bosch Gmbh MEMS Pressure Sensor Assembly
US8749036B2 (en) 2012-11-09 2014-06-10 Analog Devices, Inc. Microchip with blocking apparatus and method of fabricating microchip
US9676614B2 (en) * 2013-02-01 2017-06-13 Analog Devices, Inc. MEMS device with stress relief structures
US9726689B1 (en) * 2013-03-15 2017-08-08 Hanking Electronics Ltd. Wafer level micro-electro-mechanical systems package with accelerometer and gyroscope
US9631997B2 (en) * 2013-05-14 2017-04-25 Infineon Technologies Ag Apparatus for measuring a pressure, a method for manufacturing an apparatus for measuring a pressure and a battery
DE102013211555A1 (en) * 2013-06-19 2014-12-24 Robert Bosch Gmbh Component with means for reducing assembly-related mechanical stresses and method for its production
US20140374848A1 (en) * 2013-06-24 2014-12-25 Wen Shi Koh Semiconductor sensor device with metal lid
WO2015042700A1 (en) 2013-09-24 2015-04-02 Motion Engine Inc. Mems components and method of wafer-level manufacturing thereof
US9508663B2 (en) * 2013-07-24 2016-11-29 Invensense, Inc. Assembly and packaging of MEMS device
EP3028007A4 (en) 2013-08-02 2017-07-12 Motion Engine Inc. Mems motion sensor and method of manufacturing
US9090454B2 (en) * 2013-08-27 2015-07-28 Freescale Semiconductor, Inc. Sequential wafer bonding
US9190352B2 (en) 2013-11-21 2015-11-17 Freescale Semiconductor, Inc. Multi-die sensor device
US9242854B2 (en) * 2013-12-20 2016-01-26 Intel Corporation Hermetic encapsulation for microelectromechanical systems (MEMS) devices
DE102016206791A1 (en) * 2016-04-21 2017-10-26 Robert Bosch Gmbh Micromechanical device with a decoupled micromechanical structure
JP6590812B2 (en) * 2014-01-09 2019-10-16 モーション・エンジン・インコーポレーテッド Integrated MEMS system
US20150262902A1 (en) 2014-03-12 2015-09-17 Invensas Corporation Integrated circuits protected by substrates with cavities, and methods of manufacture
US9355997B2 (en) 2014-03-12 2016-05-31 Invensas Corporation Integrated circuit assemblies with reinforcement frames, and methods of manufacture
US9499397B2 (en) * 2014-03-31 2016-11-22 Freescale Semiconductor, Inc. Microelectronic packages having axially-partitioned hermetic cavities and methods for the fabrication thereof
US20170030788A1 (en) 2014-04-10 2017-02-02 Motion Engine Inc. Mems pressure sensor
US9165793B1 (en) 2014-05-02 2015-10-20 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US11674803B2 (en) 2014-06-02 2023-06-13 Motion Engine, Inc. Multi-mass MEMS motion sensor
US9741649B2 (en) 2014-06-04 2017-08-22 Invensas Corporation Integrated interposer solutions for 2D and 3D IC packaging
DE102014210934A1 (en) * 2014-06-06 2015-12-17 Robert Bosch Gmbh Vertical hybrid integrated MEMS ASIC device with stress decoupling structure
DE102014211188A1 (en) * 2014-06-12 2015-12-17 Robert Bosch Gmbh Vertical hybrid integrated component with interposer for stress decoupling of a MEMS structure and method for its production
US9412806B2 (en) 2014-06-13 2016-08-09 Invensas Corporation Making multilayer 3D capacitors using arrays of upstanding rods or ridges
US9252127B1 (en) 2014-07-10 2016-02-02 Invensas Corporation Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture
US9731959B2 (en) * 2014-09-25 2017-08-15 Analog Devices, Inc. Integrated device packages having a MEMS die sealed in a cavity by a processor die and method of manufacturing the same
US10167189B2 (en) 2014-09-30 2019-01-01 Analog Devices, Inc. Stress isolation platform for MEMS devices
DE102014221364A1 (en) * 2014-10-21 2016-04-21 Robert Bosch Gmbh Microelectronic component arrangement with a plurality of substrates and corresponding production method
WO2016090467A1 (en) 2014-12-09 2016-06-16 Motion Engine Inc. 3d mems magnetometer and associated methods
US9533878B2 (en) 2014-12-11 2017-01-03 Analog Devices, Inc. Low stress compact device packages
US10407299B2 (en) 2015-01-15 2019-09-10 Motion Engine Inc. 3D MEMS device with hermetic cavity
US20180074090A1 (en) * 2015-03-18 2018-03-15 Motion Engine Inc. Multiple degree of freedom mems sensor chip and method for fabricating the same
CN105036067A (en) * 2015-05-29 2015-11-11 中国科学院电子学研究所 Flip-chip stacked encapsulation structure of MEMS sensor and preparation method thereof
US9478504B1 (en) 2015-06-19 2016-10-25 Invensas Corporation Microelectronic assemblies with cavities, and methods of fabrication
US10131538B2 (en) 2015-09-14 2018-11-20 Analog Devices, Inc. Mechanically isolated MEMS device
US10330696B2 (en) * 2016-03-24 2019-06-25 Northrop Grumman Systems Corporation Accelerometer sensor system
DE102016205793A1 (en) * 2016-04-07 2017-03-02 Robert Bosch Gmbh Micromechanical system
ITUA20162957A1 (en) 2016-04-28 2017-10-28 St Microelectronics Srl MULTI-DEVICE TRANSDUCTION MODULE, EQUIPMENT INCLUDING TRANSDUCTION MODULE AND METHOD OF MANUFACTURE OF TRANSDUCTION MODULE
US10190925B2 (en) * 2016-07-18 2019-01-29 Honeywell International Inc. Low cost overmolded leadframe force sensor with multiple mounting positions
CN106335868A (en) * 2016-08-31 2017-01-18 歌尔股份有限公司 Packaging structure of MEMS (Micro Electro Mechanical Systems) chip integration
US10134690B2 (en) * 2016-10-27 2018-11-20 Intel Corporation Floating package stiffener
US10549985B2 (en) * 2016-11-25 2020-02-04 Infineon Technologies Ag Semiconductor package with a through port for sensor applications
CN106744646A (en) * 2016-12-20 2017-05-31 苏州晶方半导体科技股份有限公司 MEMS chip encapsulating structure and method for packing
JP2018112466A (en) * 2017-01-11 2018-07-19 ソニーセミコンダクタソリューションズ株式会社 Sensor device and electronic equipment
US20190010046A1 (en) * 2017-07-06 2019-01-10 China Wafer Level Csp Co., Ltd. Packaging structure and packaging method of mems chip and asic chip
US10626010B2 (en) * 2017-11-29 2020-04-21 Taiwan Semiconductor Manufacturing Co., Ltd. Bonding process for forming semiconductor device structure
US10370244B2 (en) * 2017-11-30 2019-08-06 Infineon Technologies Ag Deposition of protective material at wafer level in front end for early stage particle and moisture protection
KR102620566B1 (en) 2018-09-27 2024-01-03 삼성전자주식회사 Method of operating storage device and data storage system including storage device
CN109344507A (en) * 2018-09-30 2019-02-15 广芯微电子(广州)股份有限公司 A kind of layout structure and preparation method for saving chip area
KR102165882B1 (en) * 2018-12-28 2020-10-14 주식회사 제이피드림 Thin film package and method of forming the same
CN112444238A (en) * 2019-08-16 2021-03-05 北京小米移动软件有限公司 Acceleration gyro sensor
US11296005B2 (en) 2019-09-24 2022-04-05 Analog Devices, Inc. Integrated device package including thermally conductive element and method of manufacturing same
US11616027B2 (en) 2019-12-17 2023-03-28 Analog Devices International Unlimited Company Integrated circuit packages to minimize stress on a semiconductor die
US11417611B2 (en) 2020-02-25 2022-08-16 Analog Devices International Unlimited Company Devices and methods for reducing stress on circuit components
DE102020211741A1 (en) 2020-09-21 2022-03-24 Robert Bosch Gesellschaft mit beschränkter Haftung Micromechanical sensor
CN112158792A (en) * 2020-09-22 2021-01-01 浙江大学 Low-stress packaging structure suitable for MEMS acceleration sensor chip
CN113411732A (en) * 2021-07-28 2021-09-17 成都纤声科技有限公司 Microphone packaging structure, earphone and electronic equipment
US20230092132A1 (en) * 2021-09-23 2023-03-23 Texas Instruments Incorporated Wafer level processing for microelectronic device package with cavity
WO2023146865A1 (en) * 2022-01-25 2023-08-03 Analog Devices, Inc. Microelectromechanical systems (mems) and related packages
CN114823370B (en) * 2022-05-10 2022-10-14 山东汉旗科技有限公司 Fingerprint identification chip packaging structure and packaging method thereof

Family Cites Families (333)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3231729A (en) 1961-03-31 1966-01-25 Systems Inc Comp Dynamic storage analog computer
US4511848A (en) 1983-06-15 1985-04-16 Watson Industries, Inc. Synchronous AM demodulator with quadrature signal cancellation
US5354695A (en) 1992-04-08 1994-10-11 Leedy Glenn J Membrane dielectric isolation IC fabrication
US4896156A (en) 1988-10-03 1990-01-23 General Electric Company Switched-capacitance coupling networks for differential-input amplifiers, not requiring balanced input signals
TW520072U (en) 1991-07-08 2003-02-01 Samsung Electronics Co Ltd A semiconductor device having a multi-layer metal contact
DE4142101A1 (en) 1991-11-28 1993-06-03 Lueder Ernst Prof Dr Ing PRESSURE MEASUREMENT ARRAY WITH HIGH LINEARITY
EP0547742B1 (en) 1991-12-19 1995-12-13 Motorola, Inc. Triaxial accelerometer
US5491604A (en) 1992-12-11 1996-02-13 The Regents Of The University Of California Q-controlled microresonators and tunable electronic filters using such resonators
FR2700003B1 (en) 1992-12-28 1995-02-10 Commissariat Energie Atomique Method for manufacturing a pressure sensor using silicon on insulator technology and sensor obtained.
JP2569293B2 (en) 1993-07-24 1997-01-08 エンドレス ウント ハウザー ゲゼルシャフト ミット ベシュレンクテル ハフツング ウント コンパニー Capacitive pressure sensor with high linearity
US5426970A (en) 1993-08-02 1995-06-27 New Sd, Inc. Rotation rate sensor with built in test circuit
US5481914A (en) 1994-03-28 1996-01-09 The Charles Stark Draper Laboratory, Inc. Electronics for coriolis force and other sensors
US5703292A (en) 1994-03-28 1997-12-30 The Charles Stark Draper Laboratory, Inc. Sensor having an off-frequency drive scheme and a sense bias generator utilizing tuned circuits
US5765046A (en) 1994-08-31 1998-06-09 Nikon Corporation Piezoelectric vibration angular velocity meter and camera using the same
JPH0989927A (en) 1995-09-28 1997-04-04 Zexel Corp Multi-axial acceleration sensor
SE9500729L (en) 1995-02-27 1996-08-28 Gert Andersson Apparatus for measuring angular velocity in single crystalline material and method for making such
US5656778A (en) 1995-04-24 1997-08-12 Kearfott Guidance And Navigation Corporation Micromachined acceleration and coriolis sensor
US5659195A (en) 1995-06-08 1997-08-19 The Regents Of The University Of California CMOS integrated microsensor with a precision measurement circuit
US5760465A (en) * 1996-02-01 1998-06-02 International Business Machines Corporation Electronic package with strain relief means
JP3125675B2 (en) 1996-03-29 2001-01-22 三菱電機株式会社 Capacitive sensor interface circuit
JPH09318649A (en) 1996-05-30 1997-12-12 Texas Instr Japan Ltd Composite sensor
US5992233A (en) 1996-05-31 1999-11-30 The Regents Of The University Of California Micromachined Z-axis vibratory rate gyroscope
JPH10239347A (en) 1997-02-28 1998-09-11 Japan Aviation Electron Ind Ltd Motion sensor
EP0871213A3 (en) 1997-03-27 1999-03-03 Siemens Aktiengesellschaft Method for producing vias having variable sidewall profile
JP3050161B2 (en) 1997-04-18 2000-06-12 日本電気株式会社 Semiconductor device and manufacturing method thereof
CN1206110A (en) 1997-07-14 1999-01-27 利顿系统有限公司 Signal processing system for inertial sensor
US6480178B1 (en) 1997-08-05 2002-11-12 Kabushiki Kaisha Toshiba Amplifier circuit and liquid-crystal display unit using the same
JP3753209B2 (en) 1997-08-27 2006-03-08 アイシン精機株式会社 Angular velocity sensor
JPH11352143A (en) 1998-04-06 1999-12-24 Matsushita Electric Ind Co Ltd Acceleration sensor
US6253612B1 (en) 1998-06-05 2001-07-03 Integrated Micro Instruments, Inc. Generation of mechanical oscillation applicable to vibratory rate gyroscopes
JP3882972B2 (en) 1998-06-18 2007-02-21 アイシン精機株式会社 Angular velocity sensor
JP3882973B2 (en) 1998-06-22 2007-02-21 アイシン精機株式会社 Angular velocity sensor
JP2000046560A (en) 1998-07-31 2000-02-18 Aisin Seiki Co Ltd Angular velocity sensor
US6236096B1 (en) 1998-10-06 2001-05-22 National Science Council Of Republic Of China Structure of a three-electrode capacitive pressure sensor
US6351996B1 (en) 1998-11-12 2002-03-05 Maxim Integrated Products, Inc. Hermetic packaging for semiconductor pressure sensors
JP3363862B2 (en) 1999-01-22 2003-01-08 キヤノン株式会社 Gyro, camera, lens and automobile having the same
DE19910415B4 (en) 1999-03-10 2010-12-09 Robert Bosch Gmbh Method and device for tuning a first oscillator with a second oscillator
EP1055910B1 (en) 1999-05-28 2009-01-28 Alps Electric Co., Ltd. Driving apparatus of piezoelectric vibrator
US7051590B1 (en) 1999-06-15 2006-05-30 Analog Devices Imi, Inc. Structure for attenuation or cancellation of quadrature error
US6516651B1 (en) 1999-07-22 2003-02-11 Analog Devices, Inc. Coriolis effect transducer
US6522762B1 (en) 1999-09-07 2003-02-18 Microtronic A/S Silicon-based sensor system
US6230566B1 (en) 1999-10-01 2001-05-15 The Regents Of The University Of California Micromachined low frequency rocking accelerometer with capacitive pickoff
US6301965B1 (en) 1999-12-14 2001-10-16 Sandia Corporation Microelectromechanical accelerometer with resonance-cancelling control circuit including an idle state
IT1314296B1 (en) 1999-12-21 2002-12-09 St Microelectronics Srl RESISTIVE STRUCTURE INTEGRATED ON A SEMICONDUCTIVE SUBSTRATE
US6629448B1 (en) 2000-02-25 2003-10-07 Seagate Technology Llc In-situ testing of a MEMS accelerometer in a disc storage system
JP4729801B2 (en) 2000-03-17 2011-07-20 アイシン精機株式会社 Vibrator driving device and angular velocity sensor provided with the vibrator driving device
WO2001071364A1 (en) 2000-03-17 2001-09-27 Microsensors, Inc. Method of canceling quadrature error in an angular rate sensor
US6390905B1 (en) 2000-03-31 2002-05-21 Speedfam-Ipec Corporation Workpiece carrier with adjustable pressure zones and barriers
AU2001253093A1 (en) 2000-04-04 2001-10-15 Rosemount Aerospace Inc. Three axis accelerometer
US6366468B1 (en) 2000-04-28 2002-04-02 Hewlett-Packard Company Self-aligned common carrier
US6214644B1 (en) * 2000-06-30 2001-04-10 Amkor Technology, Inc. Flip-chip micromachine package fabrication method
US7523537B1 (en) 2000-07-13 2009-04-28 Custom Sensors & Technologies, Inc. Method of manufacturing a tuning fork with reduced quadrature errror and symmetrical mass balancing
US6988408B2 (en) 2000-07-13 2006-01-24 Dong-Il Cho Surface/bulk micromachined single-crystalline silicon micro-gyroscope
WO2002012116A2 (en) 2000-08-03 2002-02-14 Analog Devices, Inc. Bonded wafer optical mems process
US6553835B1 (en) 2000-09-15 2003-04-29 Bei Technologies, Inc. Inertial rate sensor and method with improved clocking
US6501282B1 (en) 2000-09-29 2002-12-31 Rockwell Automation Technologies, Inc. Highly sensitive capacitance comparison circuit
US7166910B2 (en) 2000-11-28 2007-01-23 Knowles Electronics Llc Miniature silicon condenser microphone
DE10059775C2 (en) 2000-12-01 2003-11-27 Hahn Schickard Ges Method and device for processing analog output signals from capacitive sensors
EP1344309A1 (en) 2000-12-11 2003-09-17 Rad H. Dabbaj Electrostatic device
FR2819064B1 (en) 2000-12-29 2003-04-04 St Microelectronics Sa VOLTAGE REGULATOR WITH IMPROVED STABILITY
WO2002087083A1 (en) 2001-04-18 2002-10-31 The Charles Stark Draper Laboratory, Inc. Digital method and system for determining the instantaneous phase and amplitude of a vibratory accelerometer and other sensors
SG106612A1 (en) 2001-05-29 2004-10-29 Sony Electronics Singapore Pte A force sensing device
US6504385B2 (en) 2001-05-31 2003-01-07 Hewlett-Pakcard Company Three-axis motion sensor
US6513380B2 (en) 2001-06-19 2003-02-04 Microsensors, Inc. MEMS sensor with single central anchor and motion-limiting connection geometry
US6683692B2 (en) 2001-06-21 2004-01-27 Honeywell International Dither system for motion sensors
US20030033850A1 (en) 2001-08-09 2003-02-20 Challoner A. Dorian Cloverleaf microgyroscope with electrostatic alignment and tuning
US6937479B2 (en) * 2001-08-21 2005-08-30 The Charles Stark Draper Laboratory, Inc. Sensor isolation system
US6598475B2 (en) 2001-09-20 2003-07-29 Honeywell International Inc. Micromechanical inertial sensor having increased pickoff resonance damping
CN1628238B (en) 2002-02-06 2012-05-23 模拟设备公司 Micromachined gyroscope
US6714070B1 (en) 2002-02-07 2004-03-30 Bei Technologies, Inc. Differential charge amplifier with built-in testing for rotation rate sensor
US6785117B2 (en) 2002-03-15 2004-08-31 Denso Corporation Capacitive device
US6725719B2 (en) 2002-04-17 2004-04-27 Milli Sensor Systems And Actuators, Inc. MEMS-integrated inertial measurement units on a common substrate
US6854315B2 (en) 2002-04-22 2005-02-15 Northrop Grumman Corporation Quadrature compensation technique for vibrating gyroscopes
US7217588B2 (en) 2005-01-05 2007-05-15 Sharp Laboratories Of America, Inc. Integrated MEMS packaging
EP1506568B1 (en) 2002-04-29 2016-06-01 Samsung Electronics Co., Ltd. Direct-connect signaling system
US6701786B2 (en) 2002-04-29 2004-03-09 L-3 Communications Corporation Closed loop analog gyro rate sensor
US6992399B2 (en) 2002-05-24 2006-01-31 Northrop Grumman Corporation Die connected with integrated circuit component for electrical signal passing therebetween
US6915215B2 (en) 2002-06-25 2005-07-05 The Boeing Company Integrated low power digital gyro control electronics
US6781231B2 (en) 2002-09-10 2004-08-24 Knowles Electronics Llc Microelectromechanical system package with environmental and interference shield
US6737742B2 (en) 2002-09-11 2004-05-18 International Business Machines Corporation Stacked package for integrated circuits
US7477529B2 (en) 2002-11-01 2009-01-13 Honeywell International Inc. High-voltage power supply
JP2006519111A (en) 2003-02-11 2006-08-24 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Electronic device and manufacturing method thereof
WO2004077073A1 (en) 2003-02-24 2004-09-10 University Of Florida Integrated monolithic tri-axial micromachined accelerometer
JP4336946B2 (en) 2003-03-20 2009-09-30 セイコーエプソン株式会社 Method and apparatus for measuring rotational angular velocity
US7119511B2 (en) 2003-04-11 2006-10-10 International Business Machines Corporation Servo system for a two-dimensional micro-electromechanical system (MEMS)-based scanner and method therefor
DE10317159B4 (en) 2003-04-14 2007-10-11 Litef Gmbh Method for compensating a zero error in a Coriolis gyro
US6848304B2 (en) 2003-04-28 2005-02-01 Analog Devices, Inc. Six degree-of-freedom micro-machined multi-sensor
US7005193B2 (en) 2003-04-29 2006-02-28 Motorola, Inc. Method of adding mass to MEMS structures
JP4123044B2 (en) 2003-05-13 2008-07-23 ソニー株式会社 Micromachine and manufacturing method thereof
JP2005024310A (en) 2003-06-30 2005-01-27 Kyocera Kinseki Corp Inertia sensor
US6845670B1 (en) 2003-07-08 2005-01-25 Freescale Semiconductor, Inc. Single proof mass, 3 axis MEMS transducer
GB0322236D0 (en) 2003-09-23 2003-10-22 Qinetiq Ltd Resonant magnetometer device
JP2005123591A (en) 2003-09-25 2005-05-12 Rohm Co Ltd Semiconductor device and electronic apparatus packaging the same
JP4433747B2 (en) 2003-09-29 2010-03-17 株式会社村田製作所 Angular velocity detector
JP4645013B2 (en) 2003-10-03 2011-03-09 パナソニック株式会社 Acceleration sensor and composite sensor using the same
JP2007516746A (en) 2003-12-11 2007-06-28 プロテウス バイオメディカル インコーポレイテッド Implantable pressure sensor
US6936918B2 (en) 2003-12-15 2005-08-30 Analog Devices, Inc. MEMS device with conductive path through substrate
DE10360962B4 (en) 2003-12-23 2007-05-31 Litef Gmbh Method for quadrature bias compensation in a Coriolis gyro and suitable Coriolis gyro
US7173402B2 (en) 2004-02-25 2007-02-06 O2 Micro, Inc. Low dropout voltage regulator
US20050189635A1 (en) 2004-03-01 2005-09-01 Tessera, Inc. Packaged acoustic and electromagnetic transducer chips
US6912082B1 (en) 2004-03-11 2005-06-28 Palo Alto Research Center Incorporated Integrated driver electronics for MEMS device using high voltage thin film transistors
JP3875240B2 (en) 2004-03-31 2007-01-31 株式会社東芝 Manufacturing method of electronic parts
TWI255341B (en) 2004-06-10 2006-05-21 Chung Shan Inst Of Science Miniature accelerator
JP4412477B2 (en) 2004-06-11 2010-02-10 株式会社デンソー Vibration type angular velocity sensor
CN100368773C (en) 2004-06-29 2008-02-13 东南大学 Method for extracting one-way harmonic wave of condenser type micro-gyroscope responsive signals and extraction apparatus therefor
CN100368772C (en) 2004-06-29 2008-02-13 东南大学 Method for extracting two-way harmonic wave of condenser type micro-gyroscope responsive signals and extraction apparatus therefor
US7301212B1 (en) 2004-07-30 2007-11-27 National Semiconductor Corporation MEMS microphone
EP1624285B1 (en) 2004-08-03 2014-07-23 STMicroelectronics Srl Resonant micro-electro-mechanical system and gyroscope
US7266349B2 (en) 2004-08-06 2007-09-04 Broadcom Corporation Multi-mode crystal oscillator
US7929714B2 (en) 2004-08-11 2011-04-19 Qualcomm Incorporated Integrated audio codec with silicon audio transducer
US7421898B2 (en) 2004-08-16 2008-09-09 The Regents Of The University Of California Torsional nonresonant z-axis micromachined gyroscope with non-resonant actuation to measure the angular rotation of an object
US7170187B2 (en) 2004-08-31 2007-01-30 International Business Machines Corporation Low stress conductive polymer bump
CN101044684B (en) 2004-09-17 2012-11-14 美国亚德诺半导体公司 Multi-bit continuous-time front-end sigma-delta adc using chopper stabilization
JP4353087B2 (en) 2004-12-01 2009-10-28 株式会社デンソー Rotational vibration type angular velocity sensor
JP4969822B2 (en) 2004-12-06 2012-07-04 株式会社デンソー Sensor device
US7358151B2 (en) 2004-12-21 2008-04-15 Sony Corporation Microelectromechanical system microphone fabrication including signal processing circuitry on common substrate
US20060169041A1 (en) 2005-02-02 2006-08-03 Madni Asad M Combined gyroscope and 2-axis accelerometer
DE102005008512B4 (en) 2005-02-24 2016-06-23 Epcos Ag Electrical module with a MEMS microphone
US7481109B2 (en) 2005-03-04 2009-01-27 Custom Sensors & Technologies, Inc. Inertial measurement system and method with bias cancellation
US20060207327A1 (en) 2005-03-16 2006-09-21 Zarabadi Seyed R Linear accelerometer
US7442570B2 (en) 2005-03-18 2008-10-28 Invensence Inc. Method of fabrication of a AL/GE bonding in a wafer packaging environment and a product produced therefrom
US7213458B2 (en) 2005-03-22 2007-05-08 Honeywell International Inc. Quadrature reduction in MEMS gyro devices using quad steering voltages
US7231824B2 (en) 2005-03-22 2007-06-19 Honeywell International Inc. Use of electrodes to cancel lift effects in inertial sensors
JP4453587B2 (en) 2005-03-24 2010-04-21 株式会社デンソー Acceleration sensor
EP1715580B1 (en) 2005-03-31 2018-11-28 STMicroelectronics Srl Device for controlling the resonance frequency of a MEMS resonator
US7885423B2 (en) 2005-04-25 2011-02-08 Analog Devices, Inc. Support apparatus for microphone diaphragm
US20070071268A1 (en) 2005-08-16 2007-03-29 Analog Devices, Inc. Packaged microphone with electrically coupled lid
US7449355B2 (en) 2005-04-27 2008-11-11 Robert Bosch Gmbh Anti-stiction technique for electromechanical systems and electromechanical device employing same
WO2006123300A2 (en) 2005-05-18 2006-11-23 Kolo Technologies, Inc. Micro-electro-mechanical transducers
JP4761076B2 (en) 2005-05-24 2011-08-31 独立行政法人 宇宙航空研究開発機構 Gyroscope
US7339384B2 (en) 2005-06-02 2008-03-04 Georgia Tech Research Corporation System and method for sensing capacitance change of a capacitive sensor
CN101213461B (en) 2005-06-03 2013-01-02 辛纳普蒂克斯公司 Methods and systems for detecting a capacitance using SIGMA-DELTA measurement techniques
US7240552B2 (en) 2005-06-06 2007-07-10 Bei Technologies, Inc. Torsional rate sensor with momentum balance and mode decoupling
JP5028751B2 (en) 2005-06-09 2012-09-19 ソニー株式会社 Action recognition device
JP2007024864A (en) 2005-06-16 2007-02-01 Mitsubishi Electric Corp Oscillating gyroscope
US8796901B2 (en) 2005-06-17 2014-08-05 Kolo Technologies, Inc. Micro-electro-mechanical transducer having an insulation extension
FI119299B (en) 2005-06-17 2008-09-30 Vti Technologies Oy Method for manufacturing a capacitive accelerometer and a capacitive accelerometer
US7202552B2 (en) 2005-07-15 2007-04-10 Silicon Matrix Pte. Ltd. MEMS package using flexible substrates, and method thereof
JP4740678B2 (en) * 2005-07-27 2011-08-03 Okiセミコンダクタ株式会社 Semiconductor device
US7565839B2 (en) 2005-08-08 2009-07-28 Northrop Grumman Guidance And Electronics Company, Inc. Bias and quadrature reduction in class II coriolis vibratory gyros
WO2007017819A1 (en) 2005-08-11 2007-02-15 Koninklijke Philips Electronics N.V. Method for manufacturing a microelectronic package comprising a silicon mems microphone
US20070220973A1 (en) 2005-08-12 2007-09-27 Cenk Acar Multi-axis micromachined accelerometer and rate sensor
US7284430B2 (en) 2005-08-15 2007-10-23 The Regents Of The University Of California Robust micromachined gyroscopes with two degrees of freedom sense-mode oscillator
US20070040231A1 (en) 2005-08-16 2007-02-22 Harney Kieran P Partially etched leadframe packages having different top and bottom topologies
US7932182B2 (en) 2005-08-19 2011-04-26 Honeywell International Inc. Creating novel structures using deep trenching of oriented silicon substrates
US8130979B2 (en) 2005-08-23 2012-03-06 Analog Devices, Inc. Noise mitigating microphone system and method
US7622782B2 (en) 2005-08-24 2009-11-24 General Electric Company Pressure sensors and methods of making the same
KR20080051180A (en) 2005-09-23 2008-06-10 캘리포니아 인스티튜트 오브 테크놀로지 A mm-wave fully integrated phased array receiver and transmitter with on chip antennas
DE602006005698D1 (en) 2005-10-14 2009-04-23 Nxp Bv TUNABLE MEMS ARRANGEMENT
US7714577B2 (en) 2005-10-18 2010-05-11 Tursiop Technologies Llc Method and apparatus for high-gain magnetic resonance imaging
US7679364B2 (en) 2005-10-18 2010-03-16 Tursiop Technologies Llc Method and apparatus for high-gain magnetic resonance imaging
JP2007114078A (en) 2005-10-21 2007-05-10 Sony Corp Drive unit and method for mems sensor, and active sensor using mems sensor
US7258011B2 (en) 2005-11-21 2007-08-21 Invensense Inc. Multiple axis accelerometer
US20070114643A1 (en) * 2005-11-22 2007-05-24 Honeywell International Inc. Mems flip-chip packaging
US7518493B2 (en) 2005-12-01 2009-04-14 Lv Sensors, Inc. Integrated tire pressure sensor system
US7539003B2 (en) 2005-12-01 2009-05-26 Lv Sensors, Inc. Capacitive micro-electro-mechanical sensors with single crystal silicon electrodes
DE602005027713D1 (en) 2005-12-02 2011-06-09 St Microelectronics Srl Device and method for reading a capacitive sensor, in particular a micro-electro-mechanical sensor
US8113050B2 (en) 2006-01-25 2012-02-14 The Regents Of The University Of California Robust six degree-of-freedom micromachined gyroscope with anti-phase drive scheme and method of operation of the same
US7290435B2 (en) 2006-02-06 2007-11-06 Invensense Inc. Method and apparatus for electronic cancellation of quadrature error
GB2443756B (en) 2006-02-24 2010-03-17 Wolfson Microelectronics Plc MEMS device
US7436054B2 (en) 2006-03-03 2008-10-14 Silicon Matrix, Pte. Ltd. MEMS microphone with a stacked PCB package and method of producing the same
CN100451547C (en) 2006-03-09 2009-01-14 上海交通大学 Micro-rotation top with double-stator electromagnetic suspension rotor
EP1832841B1 (en) 2006-03-10 2015-12-30 STMicroelectronics Srl Microelectromechanical integrated sensor structure with rotary driving motion
US7589390B2 (en) 2006-03-10 2009-09-15 Teledyne Technologies, Incorporated Shielded through-via
JP2009530603A (en) 2006-03-13 2009-08-27 イシャイ センソールス エル ティー デー. Biaxial vibratory gyroscope
FR2898683B1 (en) 2006-03-14 2008-05-23 Commissariat Energie Atomique TRIAXIAL MEMBRANE ACCELEROMETER
GB0605576D0 (en) 2006-03-20 2006-04-26 Oligon Ltd MEMS device
JP2007292499A (en) 2006-04-21 2007-11-08 Sony Corp Motion sensor and manufacturing method therefor
US7726188B2 (en) 2006-04-24 2010-06-01 Millisensor Systems + Actuators Scale factor measurement for mems gyroscopes and accelerometers
US7561277B2 (en) 2006-05-19 2009-07-14 New Jersey Institute Of Technology MEMS fiber optic microphone
JP4310325B2 (en) 2006-05-24 2009-08-05 日立金属株式会社 Angular velocity sensor
US7444869B2 (en) 2006-06-29 2008-11-04 Honeywell International Inc. Force rebalancing and parametric amplification of MEMS inertial sensors
US7454967B2 (en) 2006-07-10 2008-11-25 Lv Sensors, Inc. Signal conditioning methods and circuits for a capacitive sensing integrated tire pressure sensor
US7538705B2 (en) 2006-07-25 2009-05-26 Microchip Technology Incorporated Offset cancellation and reduced source induced 1/f noise of voltage reference by using bit stream from over-sampling analog-to-digital converter
TWI301823B (en) 2006-08-29 2008-10-11 Ind Tech Res Inst Package structure and packaging method of mems microphone
JP5294228B2 (en) 2006-09-27 2013-09-18 シチズンホールディングス株式会社 Physical quantity sensor
WO2008042015A2 (en) 2006-09-28 2008-04-10 Medtronic, Inc. Capacitive interface circuit for low power sensor system
KR100831405B1 (en) 2006-10-02 2008-05-21 (주) 파이오닉스 Wafer bonding packaging method
US7675162B2 (en) * 2006-10-03 2010-03-09 Innovative Micro Technology Interconnect structure using through wafer vias and method of fabrication
US20080083958A1 (en) 2006-10-05 2008-04-10 Wen-Chieh Wei Micro-electromechanical system package
DE102006048381A1 (en) 2006-10-12 2008-04-17 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Sensor for detecting accelerations
US7461552B2 (en) * 2006-10-23 2008-12-09 Custom Sensors & Technologies, Inc. Dual axis rate sensor
US7982570B2 (en) 2006-11-07 2011-07-19 General Electric Company High performance low volume inductor and method of making same
CN1948906B (en) 2006-11-10 2011-03-23 北京大学 Capacitive type complete decoupling horizontal axis miniature mechanical gyro
US8201449B2 (en) 2006-11-14 2012-06-19 Panasonic Corporation Sensor
US8026771B2 (en) 2006-11-27 2011-09-27 Seiko Epson Corporation Driver device, physical quantity measuring device, and electronic instrument
TWI315295B (en) * 2006-12-29 2009-10-01 Advanced Semiconductor Eng Mems microphone module and method thereof
US7550828B2 (en) 2007-01-03 2009-06-23 Stats Chippac, Inc. Leadframe package for MEMS microphone assembly
US8250921B2 (en) 2007-07-06 2012-08-28 Invensense, Inc. Integrated motion processing unit (MPU) with MEMS inertial sensing and embedded digital electronics
US8047075B2 (en) 2007-06-21 2011-11-01 Invensense, Inc. Vertically integrated 3-axis MEMS accelerometer with electronics
US20100044853A1 (en) 2007-01-17 2010-02-25 Nxp, B.V. System-in-package with through substrate via holes
JP4924370B2 (en) 2007-01-26 2012-04-25 パナソニック株式会社 ΣΔ AD converter and angular velocity sensor using the same
CN101239697B (en) 2007-02-06 2013-02-13 万长风 Vertical integration microelectron mechanical structure, implementing method and system thereof
US7859113B2 (en) 2007-02-27 2010-12-28 International Business Machines Corporation Structure including via having refractory metal collar at copper wire and dielectric layer liner-less interface and related method
US7950281B2 (en) 2007-02-28 2011-05-31 Infineon Technologies Ag Sensor and method for sensing linear acceleration and angular velocity
US7544531B1 (en) 2007-03-13 2009-06-09 Sitime Inc. Ground strap for suppressing stiction during MEMS fabrication
JP2008256438A (en) 2007-04-03 2008-10-23 Sony Corp Inertial sensor, and electric/electronic device
US20080251866A1 (en) * 2007-04-10 2008-10-16 Honeywell International Inc. Low-stress hermetic die attach
CN101038299A (en) 2007-04-21 2007-09-19 中北大学 Uniaxle integrated inertia measurement device based on single mass-block
US8006557B2 (en) 2007-05-16 2011-08-30 Intellisense Software Corporation Multi-axis sensor
CN100526800C (en) 2007-05-31 2009-08-12 上海交通大学 Flexible static compensation type coil moment-increasing fluid gyroscope
CN101316462B (en) 2007-06-01 2012-11-28 财团法人工业技术研究院 Packaging body and packaging component for microphone of micro electro-mechanical systems
US8049326B2 (en) * 2007-06-07 2011-11-01 The Regents Of The University Of Michigan Environment-resistant module, micropackage and methods of manufacturing same
CN101067555B (en) 2007-06-08 2010-11-10 北京航空航天大学 Force balancing resonance micro-mechanical gyro
US7817331B2 (en) 2007-06-21 2010-10-19 Jds Uniphase Corporation MEMS device with an angular vertical comb actuator
US8061201B2 (en) 2007-07-13 2011-11-22 Georgia Tech Research Corporation Readout method and electronic bandwidth control for a silicon in-plane tuning fork gyroscope
DE102007035806B4 (en) 2007-07-31 2011-03-17 Sensordynamics Ag Micromechanical rotation rate sensor
TWI333933B (en) 2007-08-17 2010-12-01 Advanced Semiconductor Eng Microelectromechanical-system package and method for manufacturing the same
US20090175477A1 (en) 2007-08-20 2009-07-09 Yamaha Corporation Vibration transducer
JP5045616B2 (en) 2007-08-30 2012-10-10 株式会社デンソー Capacitive physical quantity detector
US8042394B2 (en) 2007-09-11 2011-10-25 Stmicroelectronics S.R.L. High sensitivity microelectromechanical sensor with rotary driving motion
EP2179455A2 (en) 2007-09-19 2010-04-28 Georgia Tech Research Corporation Single-resonator dual-frequency lateral-extension mode piezoelectric oscillators, and operating methods thereof
US7786738B2 (en) 2007-09-19 2010-08-31 Robert Bosch Gmbh Cancelling low frequency errors in MEMS systems
GB0720412D0 (en) 2007-10-18 2007-11-28 Melexis Nv Combined mems accelerometer and gyroscope
US7677099B2 (en) 2007-11-05 2010-03-16 Invensense Inc. Integrated microelectromechanical systems (MEMS) vibrating mass Z-axis rate sensor
JP5487546B2 (en) 2008-02-18 2014-05-07 パナソニック株式会社 Angular velocity sensor
JP4508230B2 (en) 2007-11-21 2010-07-21 ソニー株式会社 Inertial sensor and its detection device
CN101459866B (en) 2007-12-14 2016-02-03 财团法人工业技术研究院 Electric microphone module for microcomputer and manufacture method
US7830003B2 (en) 2007-12-27 2010-11-09 Honeywell International, Inc. Mechanical isolation for MEMS devices
CN101217263B (en) 2008-01-17 2010-12-15 埃派克森微电子有限公司 A compensatory method and device for DC offset voltage of amplifier
US20090183570A1 (en) 2008-01-18 2009-07-23 Custom Sensors & Technologies, Inc. Micromachined cross-differential dual-axis accelerometer
US20090194829A1 (en) 2008-01-31 2009-08-06 Shine Chung MEMS Packaging Including Integrated Circuit Dies
JP2009186213A (en) 2008-02-04 2009-08-20 Denso Corp Gyro sensor unit
JP5365173B2 (en) 2008-02-29 2013-12-11 セイコーエプソン株式会社 Physical quantity measuring device and electronic device
CN101270988B (en) 2008-03-14 2011-11-30 江苏英特神斯科技有限公司 Multi-shaft inertial sensor and method for measuring multi-shaft translation and rotation acceleration
US7984648B2 (en) 2008-04-10 2011-07-26 Honeywell International Inc. Systems and methods for acceleration and rotational determination from an in-plane and out-of-plane MEMS device
DE102008002748A1 (en) 2008-06-27 2009-12-31 Sensordynamics Ag Microgyroscope
TW201004857A (en) 2008-07-23 2010-02-01 Ind Tech Res Inst A packaging structure and method for integration of microelectronics and MEMS devices by 3D stacking
JP2010025898A (en) 2008-07-24 2010-02-04 Yamaha Corp Mems sensor
DE102008040855B4 (en) 2008-07-30 2022-05-25 Robert Bosch Gmbh Triaxial accelerometer
CN101638211A (en) 2008-08-01 2010-02-03 财团法人工业技术研究院 Integrated three-dimensional stacked package structure and manufacturing method thereof
US8450817B2 (en) 2008-08-14 2013-05-28 Knowles Electronics Llc Microelectromechanical system package with strain relief bridge
US8193596B2 (en) 2008-09-03 2012-06-05 Solid State System Co., Ltd. Micro-electro-mechanical systems (MEMS) package
TWI374268B (en) 2008-09-05 2012-10-11 Ind Tech Res Inst Multi-axis capacitive accelerometer
CN101666813B (en) 2008-09-05 2011-12-21 财团法人工业技术研究院 Multi-axis capacitive accelerometer
US7851925B2 (en) * 2008-09-19 2010-12-14 Infineon Technologies Ag Wafer level packaged MEMS integrated circuit
JP2010078500A (en) 2008-09-26 2010-04-08 Toshiba Corp Inertial sensor
US8499629B2 (en) 2008-10-10 2013-08-06 Honeywell International Inc. Mounting system for torsional suspension of a MEMS device
US8661898B2 (en) 2008-10-14 2014-03-04 Watson Industries, Inc. Vibrating structural gyroscope with quadrature control
US7859352B2 (en) 2008-10-15 2010-12-28 Honeywell International Inc. Systems and methods to overcome DC offsets in amplifiers used to start resonant micro-electro mechanical systems
WO2010044741A1 (en) 2008-10-15 2010-04-22 ÅAC Microtec AB Method for making via interconnection
US7965067B2 (en) 2008-10-31 2011-06-21 Texas Instruments Incorporated Dynamic compensation for a pre-regulated charge pump
US8763459B2 (en) 2008-11-03 2014-07-01 Georgia Tech Research Corporation Vibratory gyroscope utilizing a frequency-based measurement and providing a frequency output
JP2010118556A (en) 2008-11-13 2010-05-27 Furukawa Electric Co Ltd:The Semiconductor device and its manufacturing method
US8205498B2 (en) 2008-11-18 2012-06-26 Industrial Technology Research Institute Multi-axis capacitive accelerometer
TW201020548A (en) 2008-11-18 2010-06-01 Ind Tech Res Inst Multi-axis capacitive accelerometer
DE102008044053B4 (en) 2008-11-25 2022-07-14 Robert Bosch Gmbh Quadrature compensation for a yaw rate sensor
IT1391972B1 (en) 2008-11-26 2012-02-02 St Microelectronics Rousset MICROELETTROMECHANICAL GYROSCOPE WITH ROTARY DRIVE MOVEMENT AND IMPROVED ELECTRICAL CHARACTERISTICS
GB2466785B (en) 2008-12-30 2011-06-08 Wolfson Microelectronics Plc Apparatus and method for testing a capacitive transducer and/or associated electronic circuitry
US7817075B2 (en) 2009-02-03 2010-10-19 Windtop Technology Corp. Apparatus for converting MEMS inductive capacitance
JP2010185714A (en) 2009-02-10 2010-08-26 Panasonic Corp System and device for physical quantity sensor
JP2010190766A (en) 2009-02-19 2010-09-02 Seiko Epson Corp Oscillation drive device, physical quantity measurement device and electronic apparatus
TWI391663B (en) 2009-02-25 2013-04-01 Nat Univ Tsing Hua Accelerometer
US7775119B1 (en) 2009-03-03 2010-08-17 S3C, Inc. Media-compatible electrically isolated pressure sensor for high temperature applications
US8256290B2 (en) 2009-03-17 2012-09-04 Minyao Mao Tri-axis angular rate sensor
CN101858928B (en) 2009-04-10 2012-09-05 利顺精密科技股份有限公司 Capacitance-type triaxial accelerator for micromotor system
US8156805B2 (en) 2009-04-15 2012-04-17 Freescale Semiconductor, Inc. MEMS inertial sensor with frequency control and method
EP2252077B1 (en) * 2009-05-11 2012-07-11 STMicroelectronics Srl Assembly of a capacitive acoustic transducer of the microelectromechanical type and package thereof
US8151641B2 (en) 2009-05-21 2012-04-10 Analog Devices, Inc. Mode-matching apparatus and method for micromachined inertial sensors
CN101561275B (en) 2009-05-27 2012-01-04 上海交通大学 Suspension rotor micro gyro by utilizing electromagnetism and charge relaxation to work
IT1394898B1 (en) 2009-06-03 2012-07-20 St Microelectronics Rousset MICROELETTROMECHANICAL GYROSCOPE WITH POSITION CONTROL AND METHOD FOR THE CONTROL OF A MICROELECTRANOMANICAL GYROSCOPE
IT1394627B1 (en) 2009-06-05 2012-07-05 St Microelectronics Rousset PASSABANDA FILTER WITH SWITCHED CAPACITORS OF A TIME-DISCRETE TYPE, IN PARTICULAR FOR THE CANCELLATION OF OFFSET AND LOW-FREQUENCY NOISE OF STAGES WITH SWITCHED CAPACITORS
US8661871B2 (en) 2009-07-31 2014-03-04 Stmicroelectronics S.R.L. Method for testing a microelectromechanical device, microelectromechanical device
US8266961B2 (en) 2009-08-04 2012-09-18 Analog Devices, Inc. Inertial sensors with reduced sensitivity to quadrature errors and micromachining inaccuracies
US8739626B2 (en) 2009-08-04 2014-06-03 Fairchild Semiconductor Corporation Micromachined inertial sensor devices
EP2462408B1 (en) 2009-08-04 2020-05-13 Fairchild Semiconductor Corporation Micromachined inertial sensor devices
CN101634662B (en) 2009-08-07 2011-01-26 北京大学 Micro-accelerometer and preparation method thereof
US8456173B2 (en) 2009-09-30 2013-06-04 Tektronix, Inc. Signal acquisition system having probe cable termination in a signal processing instrument
EP2469228B1 (en) 2009-10-13 2017-08-02 Panasonic Intellectual Property Management Co., Ltd. Angular velocity sensor
US8549915B2 (en) 2009-10-23 2013-10-08 The Regents Of The University Of California Micromachined gyroscopes with 2-DOF sense modes allowing interchangeable robust and precision operation
US8421168B2 (en) 2009-11-17 2013-04-16 Fairchild Semiconductor Corporation Microelectromechanical systems microphone packaging systems
JP2011112455A (en) 2009-11-25 2011-06-09 Seiko Epson Corp Mems sensor, method of manufacturing thereof, and electronic apparatus
JP5115618B2 (en) 2009-12-17 2013-01-09 株式会社デンソー Semiconductor device
EP2336717B1 (en) 2009-12-21 2012-09-19 STMicroelectronics Srl Microelectromechanical device having an oscillating mass, and method for controlling a microelectromechanical device having an oscillating mass
US8578775B2 (en) 2010-02-08 2013-11-12 Freescale Semiconductor, Inc. Generation, injection and use of pilot tones for gyro system characterization
US8004354B1 (en) 2010-02-12 2011-08-23 Taiwan Semiconductor Manufacturing Company, Ltd. Automatic level control
GB201003539D0 (en) 2010-03-03 2010-04-21 Silicon Sensing Systems Ltd Sensor
DE102011005744A1 (en) 2010-03-17 2011-09-22 Continental Teves Ag & Co. Ohg Method for the decoupled regulation of the quadrature and the resonance frequency of a micromechanical gyroscope
US20110234312A1 (en) 2010-03-24 2011-09-29 Texas Instruments Incorporated Amplifier with improved stability
CN101813480B (en) 2010-04-20 2012-02-15 浙江大学 Micro-mechanics comb-typed gate capacitance top having electric tuning function
US8516887B2 (en) 2010-04-30 2013-08-27 Qualcomm Mems Technologies, Inc. Micromachined piezoelectric z-axis gyroscope
GB201008195D0 (en) 2010-05-17 2010-06-30 Silicon Sensing Systems Ltd Sensor
US8378756B2 (en) 2010-05-18 2013-02-19 Taiwan Semiconductor Manufacturing Company, Ltd. Drive loop for MEMS oscillator
CN201688848U (en) 2010-05-28 2010-12-29 南京理工大学 Interface circuit of dual mass vibration type silicon micromechanical gyroscope
JP2011259293A (en) 2010-06-10 2011-12-22 Alps Electric Co Ltd Digital filter
CN101916754B (en) 2010-06-29 2012-08-29 香港应用科技研究院有限公司 Through-hole, through-hole forming method and through-hole filling method
US8476970B2 (en) 2010-09-14 2013-07-02 Ahmed Mokhtar Interface for MEMS inertial sensors
EP2616772B1 (en) 2010-09-18 2016-06-22 Fairchild Semiconductor Corporation Micromachined monolithic 3-axis gyroscope with single drive
CN103221779B (en) 2010-09-18 2017-05-31 快捷半导体公司 The axle inertial sensor of micromechanics monoblock type six
US9352961B2 (en) 2010-09-18 2016-05-31 Fairchild Semiconductor Corporation Flexure bearing to reduce quadrature for resonating micromachined devices
EP2616389B1 (en) 2010-09-18 2017-04-05 Fairchild Semiconductor Corporation Multi-die mems package
EP2616388A4 (en) 2010-09-18 2014-08-13 Fairchild Semiconductor Sealed packaging for microelectromechanical systems
US8813564B2 (en) 2010-09-18 2014-08-26 Fairchild Semiconductor Corporation MEMS multi-axis gyroscope with central suspension and gimbal structure
CN103210278B (en) 2010-09-20 2015-09-09 快捷半导体公司 pattern matching circuit, method and system
WO2012040245A2 (en) 2010-09-20 2012-03-29 Fairchild Semiconductor Corporation Through silicon via with reduced shunt capacitance
CN103221795B (en) 2010-09-20 2015-03-11 快捷半导体公司 Microelectromechanical pressure sensor including reference capacitor
US9003882B1 (en) 2010-11-03 2015-04-14 Georgia Tech Research Corporation Vibratory tuning fork based six-degrees of freedom inertial measurement MEMS device
US9171964B2 (en) 2010-11-23 2015-10-27 Honeywell International Inc. Systems and methods for a three-layer chip-scale MEMS device
CN102156201B (en) 2010-11-30 2013-01-30 电子科技大学 Three-axis capacitive micro accelerometer based on silicon on insulator (SOI) process and micropackage technology
EP2649458B1 (en) 2010-12-07 2017-05-03 Georgia Tech Research Corporation Mode-matched single proof-mass dual-axis gyroscope and method of fabrication
CN102109345B (en) 2010-12-13 2012-12-12 谢元平 Digital signal processing method and device for micro-mechanical gyroscope
EP2466257A1 (en) 2010-12-15 2012-06-20 SensoNor Technologies AS Method for matching the natural frequencies of the drive and sense oscillators in a vibrating coriolis gyroscope
US8569861B2 (en) 2010-12-22 2013-10-29 Analog Devices, Inc. Vertically integrated systems
EP2527788A1 (en) 2011-05-26 2012-11-28 Maxim Integrated Products, Inc. Quadrature error compensation
US9540230B2 (en) 2011-06-27 2017-01-10 Invensense, Inc. Methods for CMOS-MEMS integrated devices with multiple sealed cavities maintained at various pressures
US8824706B2 (en) * 2011-08-30 2014-09-02 Qualcomm Mems Technologies, Inc. Piezoelectric microphone fabricated on glass
CN102337541A (en) 2011-09-23 2012-02-01 中国科学院上海微系统与信息技术研究所 Etching method used in process of manufacturing conical through silicon via (TSV)
KR20130037462A (en) 2011-10-06 2013-04-16 주식회사 포스코 Unit for protecting mould of continuous casting machine and apparatus for continuous casting comprising it
US8991247B2 (en) 2011-10-21 2015-03-31 The Regents Of The University Of California High range digital angular rate sensor based on frequency modulation
CN102364671B (en) 2011-11-03 2013-07-24 中国科学院微电子研究所 Method for manufacturing silicon through hole
WO2013070545A1 (en) 2011-11-07 2013-05-16 Landy Toth Metabolic and cardiopulmonary monitor
US9062972B2 (en) 2012-01-31 2015-06-23 Fairchild Semiconductor Corporation MEMS multi-axis accelerometer electrode structure
US8978475B2 (en) 2012-02-01 2015-03-17 Fairchild Semiconductor Corporation MEMS proof mass with split z-axis portions
CN104272062B (en) 2012-02-01 2016-05-18 快捷半导体公司 MEMS (MEMS) multiaxis gyroscope Z axis electrode structure
CN103368562B (en) 2012-04-03 2016-03-23 快捷半导体(苏州)有限公司 90 degree of phase-shifting devices accurately
US8754694B2 (en) 2012-04-03 2014-06-17 Fairchild Semiconductor Corporation Accurate ninety-degree phase shifter
US9488693B2 (en) 2012-04-04 2016-11-08 Fairchild Semiconductor Corporation Self test of MEMS accelerometer with ASICS integrated capacitors
US8742964B2 (en) 2012-04-04 2014-06-03 Fairchild Semiconductor Corporation Noise reduction method with chopping for a merged MEMS accelerometer sensor
KR102034604B1 (en) 2012-04-04 2019-10-21 페어차일드 세미컨덕터 코포레이션 Self test of mems accelerometer with asics integrated capacitors
KR102045784B1 (en) 2012-04-04 2019-11-18 페어차일드 세미컨덕터 코포레이션 Noise reduction method with chopping for a merged mems accelerometer sensor
KR20130113386A (en) 2012-04-05 2013-10-15 페어차일드 세미컨덕터 코포레이션 Self test of mems gyroscope with asics integrated capacitors
EP2647955B8 (en) 2012-04-05 2018-12-19 Fairchild Semiconductor Corporation MEMS device quadrature phase shift cancellation
EP2648334B1 (en) 2012-04-05 2020-06-10 Fairchild Semiconductor Corporation Mems device front-end charge amplifier
EP2647952B1 (en) 2012-04-05 2017-11-15 Fairchild Semiconductor Corporation Mems device automatic-gain control loop for mechanical amplitude drive
US9069006B2 (en) 2012-04-05 2015-06-30 Fairchild Semiconductor Corporation Self test of MEMS gyroscope with ASICs integrated capacitors
US9094027B2 (en) 2012-04-12 2015-07-28 Fairchild Semiconductor Corporation Micro-electro-mechanical-system (MEMS) driver
US9625272B2 (en) 2012-04-12 2017-04-18 Fairchild Semiconductor Corporation MEMS quadrature cancellation and signal demodulation
DE102013014881B4 (en) 2012-09-12 2023-05-04 Fairchild Semiconductor Corporation Enhanced silicon via with multi-material fill
CN104919275B (en) 2012-12-12 2018-01-26 加利福尼亚大学董事会 Frequency reads gyroscope
ITTO20130013A1 (en) 2013-01-09 2014-07-10 St Microelectronics Srl MICROELETTROMECHANICAL GYROSCOPE WITH COMPENSATION OF SQUARE SIGNAL COMPONENTS AND METHOD OF CONTROL OF A MICROELECTRANOMIC GYROSCOPE
KR101462772B1 (en) 2013-04-12 2014-11-20 삼성전기주식회사 Self-oscillation circuit having means for eliminating quadrature error and method for eliminating quadrature error using the circuit
US9360319B2 (en) 2013-09-05 2016-06-07 Freescale Semiconductor, Inc. Multiple sense axis MEMS gyroscope having a single drive mode
US9404747B2 (en) 2013-10-30 2016-08-02 Stmicroelectroncs S.R.L. Microelectromechanical gyroscope with compensation of quadrature error drift

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
None
See also references of EP2616387A4

Cited By (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8710599B2 (en) 2009-08-04 2014-04-29 Fairchild Semiconductor Corporation Micromachined devices and fabricating the same
US8739626B2 (en) 2009-08-04 2014-06-03 Fairchild Semiconductor Corporation Micromachined inertial sensor devices
US9278846B2 (en) 2010-09-18 2016-03-08 Fairchild Semiconductor Corporation Micromachined monolithic 6-axis inertial sensor
US9156673B2 (en) 2010-09-18 2015-10-13 Fairchild Semiconductor Corporation Packaging to reduce stress on microelectromechanical systems
US8813564B2 (en) 2010-09-18 2014-08-26 Fairchild Semiconductor Corporation MEMS multi-axis gyroscope with central suspension and gimbal structure
US9455354B2 (en) 2010-09-18 2016-09-27 Fairchild Semiconductor Corporation Micromachined 3-axis accelerometer with a single proof-mass
US9586813B2 (en) 2010-09-18 2017-03-07 Fairchild Semiconductor Corporation Multi-die MEMS package
US9352961B2 (en) 2010-09-18 2016-05-31 Fairchild Semiconductor Corporation Flexure bearing to reduce quadrature for resonating micromachined devices
US9278845B2 (en) 2010-09-18 2016-03-08 Fairchild Semiconductor Corporation MEMS multi-axis gyroscope Z-axis electrode structure
US9246018B2 (en) 2010-09-18 2016-01-26 Fairchild Semiconductor Corporation Micromachined monolithic 3-axis gyroscope with single drive
US10050155B2 (en) 2010-09-18 2018-08-14 Fairchild Semiconductor Corporation Micromachined monolithic 3-axis gyroscope with single drive
US9095072B2 (en) 2010-09-18 2015-07-28 Fairchild Semiconductor Corporation Multi-die MEMS package
US9856132B2 (en) 2010-09-18 2018-01-02 Fairchild Semiconductor Corporation Sealed packaging for microelectromechanical systems
US9006846B2 (en) 2010-09-20 2015-04-14 Fairchild Semiconductor Corporation Through silicon via with reduced shunt capacitance
US10065851B2 (en) 2010-09-20 2018-09-04 Fairchild Semiconductor Corporation Microelectromechanical pressure sensor including reference capacitor
US9062972B2 (en) 2012-01-31 2015-06-23 Fairchild Semiconductor Corporation MEMS multi-axis accelerometer electrode structure
US9599472B2 (en) 2012-02-01 2017-03-21 Fairchild Semiconductor Corporation MEMS proof mass with split Z-axis portions
US8978475B2 (en) 2012-02-01 2015-03-17 Fairchild Semiconductor Corporation MEMS proof mass with split z-axis portions
US8754694B2 (en) 2012-04-03 2014-06-17 Fairchild Semiconductor Corporation Accurate ninety-degree phase shifter
US8742964B2 (en) 2012-04-04 2014-06-03 Fairchild Semiconductor Corporation Noise reduction method with chopping for a merged MEMS accelerometer sensor
US9488693B2 (en) 2012-04-04 2016-11-08 Fairchild Semiconductor Corporation Self test of MEMS accelerometer with ASICS integrated capacitors
US9069006B2 (en) 2012-04-05 2015-06-30 Fairchild Semiconductor Corporation Self test of MEMS gyroscope with ASICs integrated capacitors
US9618361B2 (en) 2012-04-05 2017-04-11 Fairchild Semiconductor Corporation MEMS device automatic-gain control loop for mechanical amplitude drive
US9444404B2 (en) 2012-04-05 2016-09-13 Fairchild Semiconductor Corporation MEMS device front-end charge amplifier
US10060757B2 (en) 2012-04-05 2018-08-28 Fairchild Semiconductor Corporation MEMS device quadrature shift cancellation
US9094027B2 (en) 2012-04-12 2015-07-28 Fairchild Semiconductor Corporation Micro-electro-mechanical-system (MEMS) driver
US9625272B2 (en) 2012-04-12 2017-04-18 Fairchild Semiconductor Corporation MEMS quadrature cancellation and signal demodulation
US10508961B2 (en) 2012-06-28 2019-12-17 Intel Corporation Semiconductor package with air pressure sensor
US9802814B2 (en) 2012-09-12 2017-10-31 Fairchild Semiconductor Corporation Through silicon via including multi-material fill
US9425328B2 (en) 2012-09-12 2016-08-23 Fairchild Semiconductor Corporation Through silicon via including multi-material fill
CN104244152A (en) * 2013-06-13 2014-12-24 无锡芯奥微传感技术有限公司 Micro electro mechanical system microphone package and packaging method
US9926188B2 (en) 2014-02-18 2018-03-27 Robert Bosch Gmbh Sensor unit including a decoupling structure and manufacturing method therefor
WO2015124432A1 (en) * 2014-02-18 2015-08-27 Robert Bosch Gmbh Sensor unit with a decoupling structure and production method therefor
US10807861B2 (en) 2016-05-02 2020-10-20 Teknologian Tutkimuskeskus Vtt Oy Surface micromechanical element and method for manufacturing the same
US11697586B2 (en) 2016-05-02 2023-07-11 Teknologian Tutkimuskeskus Vtt Oy Surface micromechanical element and method for manufacturing the same
US10723615B2 (en) 2016-05-10 2020-07-28 Sciosense B.V. Sensor assembly and arrangement and method for manufacturing a sensor assembly
US11366031B2 (en) 2016-09-30 2022-06-21 Sciosense B.V. Semiconductor device and method for forming a semiconductor device
WO2024052168A1 (en) * 2022-09-09 2024-03-14 Robert Bosch Gmbh Micro-electromechanical device

Also Published As

Publication number Publication date
CN103221331A (en) 2013-07-24
US20130270660A1 (en) 2013-10-17
EP2616387A2 (en) 2013-07-24
EP2616388A4 (en) 2014-08-13
WO2012037536A3 (en) 2012-06-14
EP2616387B1 (en) 2018-05-16
WO2012037537A2 (en) 2012-03-22
US20130341737A1 (en) 2013-12-26
KR20130052652A (en) 2013-05-22
KR20130057485A (en) 2013-05-31
EP2616388A2 (en) 2013-07-24
CN103221332B (en) 2015-11-25
US9156673B2 (en) 2015-10-13
US9856132B2 (en) 2018-01-02
EP2616387A4 (en) 2014-11-05
CN103221331B (en) 2016-02-03
CN103221332A (en) 2013-07-24
WO2012037537A3 (en) 2012-07-12

Similar Documents

Publication Publication Date Title
US9856132B2 (en) Sealed packaging for microelectromechanical systems
JP5834098B2 (en) Manufacturing method of micro electromechanical component, micro electro mechanical component and use thereof
US8476737B2 (en) Environment-resistant module, micropackage and methods of manufacturing same
US20190047846A1 (en) Stress isolation platform for mems devices
US9586813B2 (en) Multi-die MEMS package
TW548233B (en) Flex circuit interconnect subassembly and electronic device packaging utiulizing same
US9309106B2 (en) 3D MEMS device and method of manufacturing
US20090282917A1 (en) Integrated multi-axis micromachined inertial sensing unit and method of fabrication
WO2011062242A1 (en) Sensor device and method of manufacture thereof
US20170073218A1 (en) Mechanically Isolated MEMS Device
US20140130595A1 (en) Monolithic sensor package
JP4835058B2 (en) Sensor package
US10266392B2 (en) Environment-resistant module, micropackage and methods of manufacturing same
JP2004271312A (en) Capacitance-type semiconductor sensor device
EP2790214B1 (en) Device with a micro- or nanoscale structure
JP5742170B2 (en) MEMS device, manufacturing method thereof, and semiconductor device having the same
JP2011119723A (en) Sensor package
JP2008249390A (en) Semiconductor device and its manufacturing method

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 11826067

Country of ref document: EP

Kind code of ref document: A2

DPE1 Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101)
NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 2011826067

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 20137009788

Country of ref document: KR

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 13821586

Country of ref document: US