WO2005029693A1 - System and method for frequency translation with harmonic suppression using mixer stages - Google Patents

System and method for frequency translation with harmonic suppression using mixer stages Download PDF

Info

Publication number
WO2005029693A1
WO2005029693A1 PCT/US2004/030126 US2004030126W WO2005029693A1 WO 2005029693 A1 WO2005029693 A1 WO 2005029693A1 US 2004030126 W US2004030126 W US 2004030126W WO 2005029693 A1 WO2005029693 A1 WO 2005029693A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal
radio frequency
frequency signal
generate
phase
Prior art date
Application number
PCT/US2004/030126
Other languages
French (fr)
Inventor
Thomas L. Davis
Original Assignee
Microtune (Texas), L.P.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Microtune (Texas), L.P. filed Critical Microtune (Texas), L.P.
Publication of WO2005029693A1 publication Critical patent/WO2005029693A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03CMODULATION
    • H03C3/00Angle modulation
    • H03C3/38Angle modulation by converting amplitude modulation to angle modulation
    • H03C3/40Angle modulation by converting amplitude modulation to angle modulation using two signal paths the outputs of which have a predetermined phase difference and at least one output being amplitude-modulated

Definitions

  • This invention relates to circuits and more particularly to frequency translation with harmonic suppression using mixer stages.
  • Mixers are the circuit blocks of a communication system that perform frequency translation of the carrier signals. Mixers are therefore used to frequency translate a desired radio frequency (RF) signal from a broadband signal to an intermediate frequency (IF) signal.
  • RF radio frequency
  • IF intermediate frequency
  • a frequency translation receiver such as a direct down-conversion receiver, using a mixer multiplies the RF signal of interest by a pure sine wave, known as the local oscillator (LO) signal. This ideal multiplication produces signals only at the sum and difference of the RF and LO frequencies. With low pass filtering of the multiplier output, the receiver responds only to the signals at the frequency of interest, i.e. RF signals in a small band centered about the LO frequency.
  • a circuit for frequency translating a radio frequency signal comprises a plurality of mixer stages, each stage associated with a particular range of frequencies of a radio frequency signal.
  • the circuit further comprises a switching circuit that communicates the radio frequency signal to a selected one of the plurality of mixer stages in response to a control signal.
  • the selected mixer stage comprises a phase generation circuit that generates a plurality of phase signals, and at least one mixer that combines the radio frequency signal with one of the plurality of phase signals to generate at least a portion of an intermediate frequency signal.
  • FIGURE 1 illustrates one embodiment of a circuit for suppressing the harmonics of a radio frequency signal according to the teachings of the present invention
  • FIGURE 2 illustrates phase signals to be used in the circuit of FIGURE 1
  • FIGURE 3 illustrates an intermediate frequency signal generated by the circuit of FIGURE 1
  • FIGURE 4 illustrates a table with example data for the operation of the circuit in FIGURE 1
  • FIGURE 5 illustrates one embodiment of a circuit that uses a switching circuit and a plurality of mixer stages to suppress the harmonics of a radio frequency signal
  • FIGURE 6 illustrates one embodiment of a mixer stage used in the circuit of FIGURE 5
  • FIGURE 7 illustrates one embodiment of a phase generation circuit used in the mixer stage of FIGURE 6
  • FIGURE 8 illustrates one embodiment of phase signals generated by the phase generation circuit of FIGURE 7
  • FIGURE 9 illustrates another embodiment of a mixer stage used
  • FIGURE 1 illustrates one embodiment of a circuit 10 for suppressing the harmonics of a radio frequency (RF) signal 12 to be frequency translated (e.g., down- converted or up-converted) to an intermediate frequency (LF) signal 14.
  • Circuit 10 comprises an array of N mixers 16 to approximate the multiplication of RF signal 12 by an ideal sine- wave. Each mixer 16 multiplies the RF signal 12 by a phase signal 18 having a magnitude of, for example, either plus or minus one.
  • the RF signal 12 is weighted according to a weighting factor (e.g., multiplied by w,) before the input to each mixer 16.
  • All mixer outputs 22 are summed by a summing circuit 24 to generate the IF signal 14.
  • signals representing individual channels are assigned to specific frequencies in a defined frequency band.
  • television signals are generally transmitted in a band from 48 MHz to 852 MHz.
  • RF signal 12 comprises a radio frequency signal in the band from 48 MHz to 852 MHz.
  • the phase signal 18 of each of the mixers 16 is a square wave generated by phase generation circuit 26 at the frequency of interest (e.g., frequency of the signal of interest).
  • FIGURE 2 illustrates the phase relationship between the phase signals 18 for an array of four mixers 16.
  • Mixers 16 comprise any suitable device or circuitry that multiplies an RF signal 12 with a phase signal 18 to generate an LF signal 14, or at least an output 22 that comprises a portion of IF signal 14.
  • Mixers may be formed using suitable Bipolar, CMOS and BiCMOS transistor technologies, hi a particular embodiment, mixers 16 comprise double- balanced quad mixers, which are often referred to as Gilbert cell mixers. In such a mixer, for example, an input signal voltage is converted to a current using an emitter coupled pair. The current is then switched back and forth by a quad switch to produce frequency conversion of the input signal.
  • mixers 16 may comprise any of double- balanced, single-balanced, or unbalanced designs.
  • mixers 16 may be active or passive.
  • Summing circuit 24 comprises any suitable device or circuitry that adds signals 22 from mixers 16 to form LF signal 14.
  • summing of the mixer outputs 22 is accomplished by wire-ORing the collectors of the Gilbert cell outputs.
  • the weighting factors 20 can be applied to mixers 16 using the emitter load in the g m section of the Gilbert cells.
  • Phase generation circuit 26 comprises any suitable combination and arrangement of devices used to generate the phase signals 18 described herein. Examples of phase generation circuit 26 are provided in later FIGURES.
  • a voltage controlled oscillator 28 comprises an oscillator where a control voltage controls the oscillator output frequency.
  • VCO 28 can be built using many circuit techniques. In one embodiment, the buffered output of VCO 28 is used to drive phase generation circuit 26 and, ultimately, mixers 16.
  • a phase lock loop (PLL) maybe used to lock the VCO 28 to a multiple of a reference frequency provided by a crystal oscillator.
  • a reference frequency 4 MHz may be used.
  • FIGURE 3 illustrates the IF signal 14, V 0 , of circuit 10 versus time with the RF signal 12, V, held at one.
  • the IF signal 14 contains no third, fifth or even harmonics, hi general, any number of harmonics can be suppressed by increasing the number of mixers 16 and associated phase signals 18.
  • the phase signal 18 of mixer i is given by the following equation: where ⁇ o(t) is a ⁇ 1 square wave at the local oscillator fundamental frequency, fw-
  • the quadrature mixers 16 are identical to the in- phase mixers 16 illustrated in FIGURE 1 except that the phase signals 18 applied to the quadrature mixers 16 are shifted by ninety degrees and/or inverted. To simplify the ninety degree shift, N may be chosen to be an even number. In this case, the spectrum of the equivalent complex phase signals 18 is zero except at frequencies (2Nrn + ⁇ )fw where m is any integer. The first problem spur (lowest frequency) occurs at (1 - 2N)fw - A frequency translation receiver, such as a direct-down conversion receiver, is a primary application for harmonic suppression mixing.
  • the direct-down conversion receiver is designed to tune to an RF signal 12 having signals between from 57 to 849 MHz (e.g., cable television signals) and that no RF energy exists above 852 MHz.
  • the mixer pair will produce no unsuppressed spurious responses to any frequencies within the band.
  • FIGURE 4 illustrates a table 50 that shows how the example design can be broken into four frequency bands where all but the first band span an octave.
  • FIGURE 4 is illustrated and the remaining FIGURES are described with reference to four bands of RF signal 12, it should be understood that RF signal 12 may be associated with any suitable number and arrangement of radio frequency bands according to particular needs or desires.
  • Table 50 comprises columns 52-64. Columns 52 and 54 identify the band and corresponding tuned frequency range associated with the signal of interest. Column 56 identifies the number, N, of distinct phase signals 18 used for each band and tuned frequency range. Column 58 identifies the VCO division factor, M, used to generate ⁇ 0 . The remaining phase signals 18 are generated by delaying ⁇ 0 with delay elements, such as D-flip-flops, as explained in detail below. Column 60 illustrates the lowest harmonic that is not suppressed by the circuit 10. This is also referred to as the first spur harmonic.
  • Circuit 100 that comprises switching circuit 102 coupled to a plurality of mixer stages 104a-c.
  • Mixer stages 104a-c are referred to collectively as mixer stages 104 and generically as mixer stage 104.
  • Each mixer stage 104 is configured to work with a particular range of frequencies, or bands, of RF signal 12. For example, mixer stage 104a is associated with bands 1 and 2 of RF signal 12.
  • Mixer stage 104b is associated with band 3 of RF signal 12.
  • Switching circuit 102 may be implemented using any suitable number, combination, and arrangement of digital and analog switching techniques, and is depicted as a series of mechanical switches for illustrative purposes only. In the embodiment depicted in FIGURE 5, switching circuit 102 communicates RF signal 12 to a selected one of the plurality of mixer stages 104 in response to a control signal 106.
  • the control signal 106 may be generated by other parts of a direct down-conversion receiver, for example, such as by a tuner.
  • Control signal 106 may instruct switching circuit 102 to communicate RF signal 12 to a particular mixer stage 104 or may include information about the frequency or band of frequencies associated with the signal of interest, and switching circuit 102 may determine thereupon the appropriate mixer stage 104 to which to communicate RF signal 12.
  • circuit 100 By communicating RF signal 12 to a selected mixer stage 104 according to the frequency band within which the signal of interest resides, circuit 100 ensures that appropriate harmonic suppression mixers and phase generation logic are used to frequency translate the RF signal 12 to an IF signal 14.
  • FIGURE 6 illustrates one embodiment of mixer stage 104c that includes mixers 16 and phase generation circuit 26 that generates phase signals 18 in response to VCO signal 30 from VCO 28.
  • Mixer stage 104c is configured to frequency translate an RF signal 12 having a signal of interest in band 4 (e.g., 424.5 - 849 MHz).
  • the number of phases, N, for band 4 is two (e.g., ⁇ 0 and ⁇ 2 ).
  • Each mixer 16 of mixer stage 104c combines the RF signal 12 with the appropriate phase signal 18 to form at least a portion of LF signal 14.
  • LF signal 14 comprises a real part, I, and an imaginary part, Q.
  • FIGURE 7 illustrates one embodiment of phase generation circuit 26 used in mixer stage 104c.
  • Phase generation circuit 26 comprises a frequency divider circuit 110 coupled to a delay circuit 112.
  • Frequency divider circuit 110 also referred to as a "divide-by- ⁇ " circuit, divides the frequency of incoming VCO signal 30 by a division factor, M.
  • Frequency divider 110 of FIGURE 7 has a division factor, M, of four, as illustrated in table 50 for band 4.
  • Delay circuit 112 may comprise a flip-flop circuit, such as a D-flip- flop circuit having D and CLK inputs and Q and -Q outputs.
  • Phase generation circuit 26 of FIGURE 7 generates phase signals 18 (e.g., ⁇ 0 and ⁇ 2 ) illustrated in FIGURE 8.
  • FIGURE 9 illustrates one embodiment of mixer stage 104b that includes mixers 16 and phase generation circuit 26 that generates phase signals 18 in response to VCO signal 30 from VCO 28.
  • Mixer stage 104b is configured to f equency translate an RF signal 12 having a signal of interest in band 3 (e.g., 212.25 - 424.5 MHz).
  • the number of phases, N, for band 3 is four (e.g., ⁇ o, ⁇ i, ⁇ 2 and ⁇ ).
  • Each mixer 16 of mixer stage 104b combines the RF signal 12 with the appropriate phase signal 18 to form at least a portion of LF signal 14.
  • An appropriate weighting factor, w z - is also applied to RF signal 12 before it is received by each mixer 16.
  • phase generation circuit 26 used in mixer stage 104b.
  • Phase generation circuit 26 comprises a frequency divider circuit 110 coupled to a plurality of delay circuits 112.
  • Frequency divider 110 of FIGURE 10 has a division factor, M, of eight, as illustrated in table 70 for band 3.
  • Phase generation circuit 26 of FIGURE 10 generates phase signals 18 (e.g., ⁇ 0 , ⁇ i, ⁇ 2 and ⁇ j) illustrated in FIGURE 11.
  • FIGURE 12 illustrates one embodiment of mixer stage 104a that includes mixers 16 and phase generation circuit 26 that generates phase signals 18 in response to VCO signal 30 from VCO 28.
  • Mixer stage 104a is configured to frequency translate an RF signal 12 having a signal of interest in either of band 1 (e.g., 57 - 106.125 MHz) or band 2 (e.g., 106.125 - 212.25 MHz).
  • the number of phases, N, for bands 1 and 2 is eight (e.g., ⁇ 0 , ⁇ i, ⁇ 2 , ⁇ 3 , ⁇ 4 , ⁇ 5 , ⁇ 6 and ⁇ 7 ).
  • An appropriate weighting factor, W t is also applied to RF signal 12 before it is received by each mixer 16.
  • the weighting factors, w,-, of the second set of mixers 16 e.g., used to generate Q part of IF signal 14
  • are shifted and/or inverted with respect to the weighting factors, w of the first set of mixers 16 e.g., used to generate the I part of IF signal 14).
  • FIGURE 13 illustrates one embodiment of phase generation circuit 26 used in mixer stage 104a.
  • Phase generation circuit 26 comprises at least one frequency divider circuit 110 coupled to a plurality of delay circuits 112. When used for band 2, frequency divider 110 of FIGURE 13 has a division factor, M, of sixteen, as illustrated in table 70 for band 2.
  • Phase generation circuit 26 of FIGURE 13 generates phase signals 18 (e.g., ⁇ o, ⁇ i, ⁇ 2 , ⁇ 3 , ⁇ 4 , ⁇ 5 , ⁇ 6 and ⁇ 7 ) illustrated in FIGURE 14 used for band 2.
  • phase signals 18 e.g., ⁇ 0 , ⁇ i, ⁇ , ⁇ 3 , ⁇ , ⁇ 5 , ⁇ 6 and ⁇ 7
  • phase signals 18 e.g., ⁇ 0 , ⁇ i, ⁇ , ⁇ 3 , ⁇ , ⁇ 5 , ⁇ 6 and ⁇ 7
  • FIGURE 14 used for band 1.

Abstract

A circuit for frequency translating a radio frequency signal comprises a plurality of mixer stages, each stage associated with a particular range of frequencies of a radio frequency signal. The circuit further comprises a switching circuit that communicates the radio frequency signal to a selected one of the plurality of mixer stages in response to a control signal. The selected mixer stage comprises a phase generation circuit that generates a plurality of phase signals, and at least one mixer that combines the radio frequency signal with one of the plurality of phase signals to generate at least a portion of an intermediate frequency signal.

Description

SYSTEM AND METHOD FOR FREQUENCY TRANSLATION WITH HARMONIC SUPPRESSION USING MIXER STAGES
TECHNICAL FIELD OF THE INVENTION This invention relates to circuits and more particularly to frequency translation with harmonic suppression using mixer stages.
BACKGROUND OF THE INVENTION Mixers are the circuit blocks of a communication system that perform frequency translation of the carrier signals. Mixers are therefore used to frequency translate a desired radio frequency (RF) signal from a broadband signal to an intermediate frequency (IF) signal. Ideally, a frequency translation receiver, such as a direct down-conversion receiver, using a mixer multiplies the RF signal of interest by a pure sine wave, known as the local oscillator (LO) signal. This ideal multiplication produces signals only at the sum and difference of the RF and LO frequencies. With low pass filtering of the multiplier output, the receiver responds only to the signals at the frequency of interest, i.e. RF signals in a small band centered about the LO frequency. Unfortunately, ideal multipliers are not practical for a variety of reasons. Currently, standard integrated circuit (IC) practice is to implement the mixing process with a Gilbert cell. A Gilbert cell essentially multiplies the RF signal by a square wave rather than an ideal sine-wave. Because of the odd harmonics of a square wave, a receiver utilizing a Gilbert cell mixer responds to RF signals at each of the odd harmonics of the LO. Response to the first harmonic is strongest; higher harmonics have a weaker, but significant, response. For example, the third and fifth harmonic responses are 9.5 and 14 dB below the first harmonic, respectively. Prior approaches address the harmonic problem by placing a pre-selection filter before the mixer. For wide band applications, the filter must be tunable. The filter passes only the RF signal of interest and greatly attenuates its harmonics. Since harmonics of the RF signal never reach the mixer, the receiver responds only to the signal of interest. Unfortunately, a suitable pre-select filter is difficult or impossible to implement with current IC technology. SUMMARY OF THE INVENTION In accordance with the present invention, the disadvantages and problems associated with prior frequency translation circuits have been substantially reduced or eliminated. In accordance, with one embodiment of the present invention, a circuit for frequency translating a radio frequency signal comprises a plurality of mixer stages, each stage associated with a particular range of frequencies of a radio frequency signal. The circuit further comprises a switching circuit that communicates the radio frequency signal to a selected one of the plurality of mixer stages in response to a control signal. The selected mixer stage comprises a phase generation circuit that generates a plurality of phase signals, and at least one mixer that combines the radio frequency signal with one of the plurality of phase signals to generate at least a portion of an intermediate frequency signal. The following technical advantages may be achieved by some, none, or all of the embodiments of the present invention. Technical advantages of the frequency translation circuit include suppression of the harmonics associated with a fundament frequency for a signal of interest. These and other advantages, features, and objects of the present invention will be more readily understood in view of the following detailed description and the drawings.
BRIEF DESCRIPTION OF THE DRAWINGS For a more complete understanding of the present invention and its advantages, reference is now made to the following description, taken in conjunction with the accompanying drawings, in which: FIGURE 1 illustrates one embodiment of a circuit for suppressing the harmonics of a radio frequency signal according to the teachings of the present invention; FIGURE 2 illustrates phase signals to be used in the circuit of FIGURE 1; FIGURE 3 illustrates an intermediate frequency signal generated by the circuit of FIGURE 1; FIGURE 4 illustrates a table with example data for the operation of the circuit in FIGURE 1; FIGURE 5 illustrates one embodiment of a circuit that uses a switching circuit and a plurality of mixer stages to suppress the harmonics of a radio frequency signal; FIGURE 6 illustrates one embodiment of a mixer stage used in the circuit of FIGURE 5; FIGURE 7 illustrates one embodiment of a phase generation circuit used in the mixer stage of FIGURE 6; FIGURE 8 illustrates one embodiment of phase signals generated by the phase generation circuit of FIGURE 7; FIGURE 9 illustrates another embodiment of a mixer stage used in the circuit of FIGURE 5; FIGURE 10 illustrates one embodiment of a phase generation circuit used in the mixer stage of FIGURE 9; FIGURE 11 illustrates one embodiment of phase signals generated by the phase generation circuit of FIGURE 10; FIGURE 12 illustrates yet another embodiment of a mixer stage used in the circuit of FIGURE 5; FIGURE 13 illustrates one embodiment of a phase generation circuit used in the mixer stage of FIGURE 12; and FIGURE 14 illustrates one embodiment of phase signals generated by the phase generation circuit of FIGURE 13.
DETAILED DESCRIPTION OF EXAMPLE EMBODIMENTS FIGURE 1 illustrates one embodiment of a circuit 10 for suppressing the harmonics of a radio frequency (RF) signal 12 to be frequency translated (e.g., down- converted or up-converted) to an intermediate frequency (LF) signal 14. Circuit 10 comprises an array of N mixers 16 to approximate the multiplication of RF signal 12 by an ideal sine- wave. Each mixer 16 multiplies the RF signal 12 by a phase signal 18 having a magnitude of, for example, either plus or minus one. The RF signal 12 is weighted according to a weighting factor (e.g., multiplied by w,) before the input to each mixer 16. All mixer outputs 22 are summed by a summing circuit 24 to generate the IF signal 14. In a television system, signals representing individual channels are assigned to specific frequencies in a defined frequency band. For example, in the United States, television signals are generally transmitted in a band from 48 MHz to 852 MHz. In such television systems, RF signal 12 comprises a radio frequency signal in the band from 48 MHz to 852 MHz. The phase signal 18 of each of the mixers 16 is a square wave generated by phase generation circuit 26 at the frequency of interest (e.g., frequency of the signal of interest). As an example, FIGURE 2 illustrates the phase relationship between the phase signals 18 for an array of four mixers 16. These staggered phase signals 18 can be generated by digital logic clocked by a voltage controlled oscillator (VCO) 28 that runs at a multiple (e.g., IN) of the frequency of interest and that provides a VCO signal 30 to phase generation circuit 26. In general, IF signal 14 comprises a combination of RF signal 12 and phase signals 18. If the RF signal 12 is up-converted,
Figure imgf000006_0001
+fuo. If the RF signal 12 is down-converted, then^ =fwe -fto- IF signal 14 may include a real part, I, and an imaginary part, Q, as discussed in greater detail below. Mixers 16 comprise any suitable device or circuitry that multiplies an RF signal 12 with a phase signal 18 to generate an LF signal 14, or at least an output 22 that comprises a portion of IF signal 14. Mixers may be formed using suitable Bipolar, CMOS and BiCMOS transistor technologies, hi a particular embodiment, mixers 16 comprise double- balanced quad mixers, which are often referred to as Gilbert cell mixers. In such a mixer, for example, an input signal voltage is converted to a current using an emitter coupled pair. The current is then switched back and forth by a quad switch to produce frequency conversion of the input signal. However, mixers 16 may comprise any of double- balanced, single-balanced, or unbalanced designs. Moreover, mixers 16 may be active or passive. Summing circuit 24 comprises any suitable device or circuitry that adds signals 22 from mixers 16 to form LF signal 14. hi a particular embodiment, summing of the mixer outputs 22 is accomplished by wire-ORing the collectors of the Gilbert cell outputs. The weighting factors 20 can be applied to mixers 16 using the emitter load in the gm section of the Gilbert cells. Phase generation circuit 26 comprises any suitable combination and arrangement of devices used to generate the phase signals 18 described herein. Examples of phase generation circuit 26 are provided in later FIGURES. In general, a voltage controlled oscillator 28 comprises an oscillator where a control voltage controls the oscillator output frequency. VCO 28 can be built using many circuit techniques. In one embodiment, the buffered output of VCO 28 is used to drive phase generation circuit 26 and, ultimately, mixers 16. In order to precisely tune and stabilize VCO 28, a phase lock loop (PLL) maybe used to lock the VCO 28 to a multiple of a reference frequency provided by a crystal oscillator. For television system applications, a reference frequency of 4 MHz may be used. FIGURE 3 illustrates the IF signal 14, V0, of circuit 10 versus time with the RF signal 12, V, held at one. With appropriate weighting factors, wh applied to mixers 16, the IF signal 14 contains no third, fifth or even harmonics, hi general, any number of harmonics can be suppressed by increasing the number of mixers 16 and associated phase signals 18. For N mixers numbered 0,1,2...N-1, the phase signal 18 of mixer i is given by the following equation:
Figure imgf000007_0001
where φo(t) is a ±1 square wave at the local oscillator fundamental frequency, fw-
If one cycle of the desired, sampled phase signal 18 is given by the following equation: vL0(k) = 0,1,2 ... 2N-1
Figure imgf000008_0001
Then it can be shown that the weighting factors, w(, are given by the following equation: π π w, = sin ,1,2 ... N-l. 2N (2i -l) sin for i = 0 2N
Ignoring signs, this results in N/2 unique weighting factors, wt. According to a second embodiment, the phase signals 18 are sampled according to the following equation: + 0.5 vi0( ) = cos π for &= 0,1,2 ... 2N-1 N In this case, the weighting factors, wt, are given by the following equation: r π . π w, = sm sm for t = 0,1,2 ... N-l. N 2N
This also results in N/2 unique weighting factors, wt, but eliminates one mixer 16 since w0 is zero. For I-Q frequency translation, the quadrature mixers 16 are identical to the in- phase mixers 16 illustrated in FIGURE 1 except that the phase signals 18 applied to the quadrature mixers 16 are shifted by ninety degrees and/or inverted. To simplify the ninety degree shift, N may be chosen to be an even number. In this case, the spectrum of the equivalent complex phase signals 18 is zero except at frequencies (2Nrn + \)fw where m is any integer. The first problem spur (lowest frequency) occurs at (1 - 2N)fw - A frequency translation receiver, such as a direct-down conversion receiver, is a primary application for harmonic suppression mixing. In order to illustrate its application, an example is presented. Assume that the direct-down conversion receiver is designed to tune to an RF signal 12 having signals between from 57 to 849 MHz (e.g., cable television signals) and that no RF energy exists above 852 MHz. One approach is to implement the direct-down conversion receiver with a pair (I and Q) of 8-phase (e.g., N= 8 for a total of sixteen mixers 16) harmonic suppression mixers 16. The mixer pair will produce no unsuppressed spurious responses to any frequencies within the band. Consider the most demanding requirement. At the lowest tuned frequency (fw = 57 MHz), the first unsuppressed spurious response occurs at (1-2N) fw - -15, fw = 855 MHz. Since this response is greater than the highest in-band frequency (852 MHz), an 8-phase mixer pair is adequate for this application. For the best harmonic rejection (and I/Q quadrature), the phase signals 18 should be generated using synchronously clocked (using the VCO as the clock) digital logic. This means that the highest VCO frequency is 2N fL0 = 2*8*849MHz = 13.584 GHz. A technique to lower the VCO frequency would increase the usefulness of system 10. FIGURE 4 illustrates a table 50 that shows how the example design can be broken into four frequency bands where all but the first band span an octave. Although FIGURE 4 is illustrated and the remaining FIGURES are described with reference to four bands of RF signal 12, it should be understood that RF signal 12 may be associated with any suitable number and arrangement of radio frequency bands according to particular needs or desires. Table 50 comprises columns 52-64. Columns 52 and 54 identify the band and corresponding tuned frequency range associated with the signal of interest. Column 56 identifies the number, N, of distinct phase signals 18 used for each band and tuned frequency range. Column 58 identifies the VCO division factor, M, used to generate φ0. The remaining phase signals 18 are generated by delaying φ0 with delay elements, such as D-flip-flops, as explained in detail below. Column 60 illustrates the lowest harmonic that is not suppressed by the circuit 10. This is also referred to as the first spur harmonic. Column 62 illustrates the worst case spur frequency, i.e. the frequency of the lowest unsuppressed spur when tuned to the low end of the band. Column 64 illustrates the VCO tuning range used to generate phase signals 18 for any given band. Referring to FIGURE 5, the first technique is illustrated by circuit 100 that comprises switching circuit 102 coupled to a plurality of mixer stages 104a-c. Mixer stages 104a-c are referred to collectively as mixer stages 104 and generically as mixer stage 104. Each mixer stage 104 is configured to work with a particular range of frequencies, or bands, of RF signal 12. For example, mixer stage 104a is associated with bands 1 and 2 of RF signal 12. Mixer stage 104b is associated with band 3 of RF signal 12. Mixer stage 104c is associated with band 4 of RF signal 12. Each mixer stage 104 and its configuration and operation is described in greater detail with reference to FIGURES 6-14. Switching circuit 102 may be implemented using any suitable number, combination, and arrangement of digital and analog switching techniques, and is depicted as a series of mechanical switches for illustrative purposes only. In the embodiment depicted in FIGURE 5, switching circuit 102 communicates RF signal 12 to a selected one of the plurality of mixer stages 104 in response to a control signal 106. The control signal 106 may be generated by other parts of a direct down-conversion receiver, for example, such as by a tuner. Control signal 106 may instruct switching circuit 102 to communicate RF signal 12 to a particular mixer stage 104 or may include information about the frequency or band of frequencies associated with the signal of interest, and switching circuit 102 may determine thereupon the appropriate mixer stage 104 to which to communicate RF signal 12. By communicating RF signal 12 to a selected mixer stage 104 according to the frequency band within which the signal of interest resides, circuit 100 ensures that appropriate harmonic suppression mixers and phase generation logic are used to frequency translate the RF signal 12 to an IF signal 14. FIGURE 6 illustrates one embodiment of mixer stage 104c that includes mixers 16 and phase generation circuit 26 that generates phase signals 18 in response to VCO signal 30 from VCO 28. Mixer stage 104c is configured to frequency translate an RF signal 12 having a signal of interest in band 4 (e.g., 424.5 - 849 MHz). According to table 50 of FIGURE 4, the number of phases, N, for band 4 is two (e.g., φ0 and φ2). Each mixer 16 of mixer stage 104c combines the RF signal 12 with the appropriate phase signal 18 to form at least a portion of LF signal 14. LF signal 14 comprises a real part, I, and an imaginary part, Q. FIGURE 7 illustrates one embodiment of phase generation circuit 26 used in mixer stage 104c. Phase generation circuit 26 comprises a frequency divider circuit 110 coupled to a delay circuit 112. Frequency divider circuit 110, also referred to as a "divide-by-Ν" circuit, divides the frequency of incoming VCO signal 30 by a division factor, M. Frequency divider 110 of FIGURE 7 has a division factor, M, of four, as illustrated in table 50 for band 4. Delay circuit 112 may comprise a flip-flop circuit, such as a D-flip- flop circuit having D and CLK inputs and Q and -Q outputs. Phase generation circuit 26 of FIGURE 7 generates phase signals 18 (e.g., φ0 and φ2) illustrated in FIGURE 8. FIGURE 9 illustrates one embodiment of mixer stage 104b that includes mixers 16 and phase generation circuit 26 that generates phase signals 18 in response to VCO signal 30 from VCO 28. Mixer stage 104b is configured to f equency translate an RF signal 12 having a signal of interest in band 3 (e.g., 212.25 - 424.5 MHz). According to table 50 of FIGURE 4, the number of phases, N, for band 3 is four (e.g., φo, φi, φ2 and φ ). Each mixer 16 of mixer stage 104b combines the RF signal 12 with the appropriate phase signal 18 to form at least a portion of LF signal 14. An appropriate weighting factor, wz-, is also applied to RF signal 12 before it is received by each mixer 16. The weighting factors, wz-, of the second set of mixers 16 (e.g., used to generate Q part of LF signal 14) are shifted and/or inverted with respect to the weighting factors, wi, of the first set of mixers 16 (e.g., used to generate the I part of IF signal 14). This is done in order to appropriately shift the phase signals 18 applied to the second set of mixers 16 by ninety degrees. Summing circuits 24 combine the outputs 22 of mixers 16 to generate LF signal 14 having a real part, I, and an imaginary part, Q. FIGURE 10 illustrates one embodiment of phase generation circuit 26 used in mixer stage 104b. Phase generation circuit 26 comprises a frequency divider circuit 110 coupled to a plurality of delay circuits 112. Frequency divider 110 of FIGURE 10 has a division factor, M, of eight, as illustrated in table 70 for band 3. Phase generation circuit 26 of FIGURE 10 generates phase signals 18 (e.g., φ0, φi, φ2 and φj) illustrated in FIGURE 11. FIGURE 12 illustrates one embodiment of mixer stage 104a that includes mixers 16 and phase generation circuit 26 that generates phase signals 18 in response to VCO signal 30 from VCO 28. Mixer stage 104a is configured to frequency translate an RF signal 12 having a signal of interest in either of band 1 (e.g., 57 - 106.125 MHz) or band 2 (e.g., 106.125 - 212.25 MHz). According to table 50 of FIGURE 4, the number of phases, N, for bands 1 and 2 is eight (e.g., φ0, φi, φ2, φ3, φ4, φ5, φ6 and φ7). An appropriate weighting factor, Wt, is also applied to RF signal 12 before it is received by each mixer 16. The weighting factors, w,-, of the second set of mixers 16 (e.g., used to generate Q part of IF signal 14) are shifted and/or inverted with respect to the weighting factors, w of the first set of mixers 16 (e.g., used to generate the I part of IF signal 14). This is done in order to appropriately shift the phase signals 18 applied to the second set of mixers 16 by ninety degrees. Summing circuits 24 combine the outputs 22 of mixers 16 to generate LF signal 14 having a real part, I, and an imaginary part, Q. FIGURE 13 illustrates one embodiment of phase generation circuit 26 used in mixer stage 104a. Phase generation circuit 26 comprises at least one frequency divider circuit 110 coupled to a plurality of delay circuits 112. When used for band 2, frequency divider 110 of FIGURE 13 has a division factor, M, of sixteen, as illustrated in table 70 for band 2. Phase generation circuit 26 of FIGURE 13 generates phase signals 18 (e.g., φo, φi, φ2, φ3, φ4, φ5, φ6 and Φ7) illustrated in FIGURE 14 used for band 2. When used for band 1, another frequency divider circuit 110 having a division factor, M, of 2, is switched into communication with frequency divider circuit 100 having a division factor, M, of sixteen to create an effective division factor of thirty-two, as illustrated in table 70 for band 1. Phase generation circuit 26 of FIGURE 13 generates phase signals 18 (e.g., φ0, φi, φ , φ3, φ , φ5, φ6 and Φ7) illustrated in FIGURE 14 used for band 1. Although embodiments of the invention and their advantages are described in detail, a person skilled in the art could make varioixs alterations, additions, and omissions without departing from the spirit and scope of the present invention as defined by the appended claims.

Claims

WHAT IS CLAIMED IS: 1. A circuit for frequency translating a radio frequency signal, comprising: a plurality of mixer stages, each mixer stage associated with a particular range of frequencies of a radio frequency signal; a switching circuit operable to communicate the radio frequency signal to a selected one of the plurality of mixer stages in response to a control signal; the selected mixer stage comprising: a phase generation circuit operable to generate a plurality of phase signals; and at least one mixer operable to combine the radio frequency signal with one of the plurality of phase signals to generate at least a portion of an intermediate frequency signal, wherein the radio frequency signal is weighted according to a weighting factor.
2. The circuit of Claim 1, wherein: the radio frequency signal comprises a bandwidth approximately ranging from 48 MHz to 852 MHz; the radio frequency signal comprises a signal of interest approximately ranging from 212 MHz to 424 MHz; the selected mixer stage comprises: a first mixer operable to combine the radio frequency signal weighted according to a first weighting factor with a first phase signal to generate a first output; a second mixer operable to combine the radio frequency signal weighted according to a second weighting factor with a second phase signal to generate a second output; a third mixer operable to combine the radio frequency signal weighted according to a third weighting factor with a third phase signal to generate a third output; a fourth mixer operable to combine the radio frequency signal weighted according to a fourth weighting factor with a fourth phase signal to generate a fourth output; and a summing circuit operable to combine the first, second, third, and fourth outputs to generate at least a portion of the intermediate frequency signal.
3. The circuit of Claim 2, wherein the phase generation circuit comprises a frequency divider having a division factor of eight coupled to a plurality of delay circuits to generate the first, second, third, and fourth phase signals.
4. The circuit of Claim 1, wherein: the radio frequency signal comprises a bandwidth approximately ranging from 48 MHz to 852 MHz; the radio frequency signal comprises a signal of interest ranging from 57 MHz to 212 MHz; the selected mixer stage comprises: a first mixer operable to combine the radio frequency signal weighted according to a first weighting factor with a first phase signal to generate a first output; a second mixer operable to combine the radio frequency signal weighted according to a second weighting factor with a second phase signal to generate a second output; a third mixer operable to combine the radio frequency signal weighted according to a third weighting factor with a third phase signal to generate a third output; a fourth mixer operable to combine the radio frequency signal weighted according to a fourth weighting factor with a fourth phase signal to generate a fourth output; a fifth mixer operable to combine the radio frequency signal weighted according to a fifth weighting factor with a fifth phase signal to generate a fifth output; a sixth mixer operable to combine the radio frequency signal weighted according to a sixth weighting factor with a sixth phase signal to generate a sixth output; a seventh mixer operable to combine the radio frequency signal weighted according to a seventh weighting factor with a seventh phase signal to generate a seventh output; an eighth mixer operable to combine the radio frequency signal weighted according to an eighth weighting factor with an eighth phase signal to generate a eighth output; and a summing circuit operable to combine the first, second, third, fourth, fifth, sixth, seventh, and eighth outputs to generate at least a portion of the intermediate frequency signal.
5. The circuit of Claim 4, wherein: the radio frequency signal comprises a signal of interest within the range of 106 MHz to 213 MHz; and the phase generation circuit comprises a frequency divider having a division factor of sixteen coupled to a plurality of delay circuits to generate the first, second, third, fourth, fifth, sixth, seventh, and eighth phase signals.
6. The circuit of Claim 4, wherein: the radio frequency signal comprises a signal of interest within the range of 57 MHz to 107 MHz; and the phase generation circuit comprises a frequency divider having a division factor of thirty-two coupled to a plurality of delay circuits to generate the first, second, third, fourth, fifth, sixth, seventh, and eighth phase signals.
7. The circuit of Claim 1, wherein the control signal identifies at least one of a signal of interest or a particular range of frequencies associated with a signal of interest.
8. The circuit of Claim 2, wherein: the summing circuit comprises a first summing circuit; and the intermediate frequency signal comprises a real part and an imaginary part, the real part formed by the first summing circuit; and the circuit further comprising: a plurality of additional mixers, each additional mixer corresponding to one of the first, second, third, and fourth mixers; and a second summing circuit operable to combine outputs of the additional mixers to form the imaginary part of the intermediate frequency signal.
9. The circuit of Claim 4, wherein: the summing circuit comprises a first summing circuit; and the intermediate frequency signal comprises a real part and an imaginary part, the real part formed by the first summing circuit; and the circuit further comprising: a plurality of additional mixers, each additional mixer corresponding to one of the first, second, third, fourth, fifth, sixth, seventh, and eighth mixers; and a second summing circuit operable to combine outputs of the additional mixers to form the imaginary part of the intermediate frequency circuit.
10. A circuit for frequency translating a radio frequency signal, comprising: a plurality of stages, each stage associated with a particular range of frequencies of a radio frequency signal; a switching circuit operable to communicate the radio frequency signal to a selected one of the plurality of stages in response to a control signal; . the selected stage comprising: means for generating a plurality of phase signals; and means for combining the radio frequency signal with one of the plurality of phase signals to generate at least a portion of an intermediate frequency signal, wherein the radio frequency signal is weighted according to a weighting factor.
11. The circuit of Claim 10, wherein: the radio frequency signal comprises a bandwidth approximately ranging from 48 MHz to 852 MHz; the radio frequency signal comprises a signal of interest approximately ranging
Figure imgf000017_0001
the means for combining comprises: first means for combining the radio frequency signal weighted according to a first weighting factor with a first phase signal to generate a first output; second means for combining the radio frequency signal weighted according to a second weighting factor with a second phase signal to generate a second output; third means for combining the radio frequency signal weighted according to a third weighting factor with a third phase signal to generate a third output; fourth means for combining the radio frequency signal weighted according to a fourth weighting factor with a fourth phase signal to generate a fourth output; and means for summing the first, second, third, and fourth outputs to generate at least a portion of the intermediate frequency signal.
12. The circuit of Claim 11, wherein the means for generating comprises a frequency divider having a division factor of eight coupled to a plurality of delay circuits to generate the first, second, third, and fourth phase signals.
13. The circuit of Claim 10, wherein: the radio frequency signal comprises a bandwidth approximately ranging from 48 MHz to 852 MHz; the radio frequency signal comprises a signal of interest ranging from 57 MHz to 212 MHz; the means for combining comprises: a first means for combining the radio frequency signal weighted according to a first weighting factor with a first phase signal to generate a first output; a second means for combining the radio frequency signal weighted according to a second weighting factor with a second phase signal to generate a second output; a third means for combining the radio frequency signal weighted according to a third weighting factor with a third phase signal to generate a third output; a fourth means for combining the radio frequency signal weighted according to a fourth weighting factor with a fourth phase signal to generate a fourth output; a fifth means for combining the radio frequency signal weighted according to a fifth weighting factor with a fifth phase signal to generate a fifth output; a sixth means for combining the radio frequency signal weighted according to a sixth weighting factor with a sixth phase signal to generate a sixth output; a seventh means for combining the radio frequency signal weighted according to a seventh weighting factor with a seventh phase signal to generate a seventh output; an eighth means for combining the radio frequency signal weighted according to an eighth weighting factor with an eighth phase signal to generate a eighth output; and means for summing the first, second, third, fourth, fifth, sixth, seventh, and eighth outputs to generate at least a portion of the intermediate frequency signal.
14. The circuit of Claim 13 , wherein: the radio frequency signal comprises a signal of interest within the range of 106 MHz to 213 MHz; and the means for generating comprises a frequency divider having a division factor of sixteen coupled to a plurality of delay circuits to generate the first, second, third, fourth, fifth, sixth, seventh, and eighth phase signals.
15. The circuit of Claim 13 , wherein: the radio frequency signal comprises a signal of interest within the range of 57 MHz to 107 MHz; and the means for generating comprises a frequency divider having a division factor of thirty-two coupled to a.plurality of delay circuits to generate the first, second, third, fourth, fifth, sixth, seventh, and eighth phase signals.
16. The circuit of Claim 10, wherein the control signal identifies at least one of a signal of interest or a particular range of frequencies associated with a signal of interest.
17. A method for frequency translating a radio frequency signal, comprising: communicating a radio frequency signal to a selected one of a plurality of mixer stages in response to a control signal; generating a plurality of phase signals; combining the radio frequency signal with at least one of the plurality of phase signals at the selected mixer stage to generate at least a portion of an intermediate frequency signal.
18. The method of Claim 17, further comprising weighting the radio frequency signal according to at least one weighting factor.
19. The method of Claim 17, wherein: the radio frequency signal comprises a bandwidth approximately ranging from 48 MHz to 852 MHz; the radio frequency signal comprises a signal of interest approximately ranging
Figure imgf000020_0001
combining further comprises: combining the radio frequency signal weighted according to a first weighting factor with a first phase signal to generate a first output; combining the radio frequency signal weighted according to a second weighting factor with a second phase signal to generate a second output; combining the radio frequency signal weighted according to a third weighting factor with a third phase signal to generate a third output; combining the radio frequency signal weighted according to a fourth weighting factor with a fourth phase signal to generate a fourth output; and summing the first, second, third, and fourth outputs to generate at least a portion of the intermediate frequency signal.
20. The method of Claim 17, wherein: the radio frequency signal comprises a bandwidth approximately ranging from 48 MHz to 852 MHz; the radio frequency signal comprises a signal of interest ranging from 57 MHz to 212 MHz; combining further comprises: combining the radio frequency signal weighted according to a first weighting factor with a first phase signal to generate a first output; combining the radio frequency signal weighted according to a second weighting factor with a second phase signal to generate a second output; combining the radio frequency signal weighted according to a third weighting factor with a third phase signal to generate a third output; combining the radio frequency signal weighted according to a fourth weighting factor with a fourth phase signal to generate a fourth output; combining the radio frequency signal weighted according to a fifth weighting factor with a fifth phase signal to generate a fifth output; combining the radio frequency signal weighted according to a sixth weighting factor with a sixth phase signal to generate a sixth output; combining the radio frequency signal weighted according to a seventh weighting factor with a seventh phase signal to generate a seventh output; combining the radio frequency signal weighted according to an eighth weighting factor with an eighth phase signal to generate a eighth output; and summing the first, second, third, fourth, fifth, sixth, seventh, and eighth outputs to generate at least a portion of the intermediate frequency signal.
21. The method of Claim 17, wherein the control signal identifies at least one of a signal of interest or a particular range of frequencies associated with a signal of interest.
PCT/US2004/030126 2003-09-16 2004-09-14 System and method for frequency translation with harmonic suppression using mixer stages WO2005029693A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/663,824 2003-09-16
US10/663,824 US7190943B2 (en) 2003-09-16 2003-09-16 System and method for frequency translation with harmonic suppression using mixer stages

Publications (1)

Publication Number Publication Date
WO2005029693A1 true WO2005029693A1 (en) 2005-03-31

Family

ID=34274459

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2004/030126 WO2005029693A1 (en) 2003-09-16 2004-09-14 System and method for frequency translation with harmonic suppression using mixer stages

Country Status (2)

Country Link
US (1) US7190943B2 (en)
WO (1) WO2005029693A1 (en)

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6909721B2 (en) 2002-10-31 2005-06-21 Nokia Corporation Device detection and service discovery system and method for a mobile ad hoc communications network
US7313120B2 (en) 2003-09-16 2007-12-25 Nokia Corporation Application control in peer-to-peer ad-hoc communication networks
US20050220224A1 (en) * 2004-03-31 2005-10-06 Silicon Laboratories Inc. Polyphase filter with passband compensation and method therefor
CA2562487C (en) * 2004-04-13 2011-02-08 Maxlinear, Inc. Dual conversion receiver with programmable intermediate frequency and channel selection
US7471134B2 (en) * 2004-05-25 2008-12-30 Silicon Laboratories, Inc. Mixer with clock resynchronization and method therefor
US7538596B2 (en) * 2004-05-25 2009-05-26 Silicon Laboratories, Inc. Low distortion quadrature mixer and method therefor
WO2006041674A2 (en) * 2004-10-08 2006-04-20 Jianping Pan Integrated tuner for terrestrial and cable television
US20060083335A1 (en) * 2004-10-12 2006-04-20 Maxlinear, Inc. Receiver architecture with digitally generated intermediate frequency
JP2008516537A (en) * 2004-10-12 2008-05-15 マックスリニアー,インコーポレイティド Hybrid receiver architecture using upconversion followed by direct downconversion
JP2008523734A (en) * 2004-12-10 2008-07-03 マックスリニアー,インコーポレイティド Harmonic rejection receiver architecture and mixer
US7359674B2 (en) 2005-05-10 2008-04-15 Nokia Corporation Content distribution & communication system for enhancing service distribution in short range radio environment
GB0516766D0 (en) * 2005-08-16 2005-09-21 Zarlink Semiconductor Ltd Frequency changer and tuner
US7620381B2 (en) * 2006-05-21 2009-11-17 Realtek Semiconductor Corp. Tri-state chopper for frequency conversion
WO2009019633A2 (en) 2007-08-07 2009-02-12 Nxp B.V. Harmonic rejection mixer unit and method for performing a harmonic rejection mixing
WO2009057051A2 (en) * 2007-10-29 2009-05-07 Nxp B.V. Passive harmonic-rejection mixer
CN102308472A (en) 2009-02-04 2012-01-04 Nxp股份有限公司 Polyphase harmonic rejection mixer
GB2469629A (en) * 2009-04-20 2010-10-27 Iti Scotland Ltd Synthesising a local oscillator waveform
EP2246975B1 (en) 2009-04-28 2014-02-26 Nxp B.V. Calibration of passive harmonic-rejection mixer
US8378733B2 (en) * 2009-10-30 2013-02-19 Stmicroelectronics Design & Application Gmbh Harmonic rejection mixer
EP2333949B1 (en) * 2009-12-11 2016-06-29 Telefonaktiebolaget LM Ericsson (publ) Mixer arrangement
US8874060B2 (en) * 2009-12-18 2014-10-28 Silicon Laboratories Inc. Radio frequency (RF) receiver with frequency planning and method therefor
EP2341631A1 (en) * 2009-12-30 2011-07-06 Nxp B.V. Tuner apparatus with digital-to-analog-converter mixer using single local oscillator
EP2466744A1 (en) * 2010-12-15 2012-06-20 ST-Ericsson SA Frequency conversion device for wireless systems
US8461901B1 (en) * 2012-02-17 2013-06-11 Raytheon Company Harmonic reject mixer with active phase mismatch compensation in the local oscillator path
EP2871772B1 (en) * 2013-11-08 2020-01-08 Nxp B.V. Mixer
US10678296B2 (en) 2018-08-03 2020-06-09 Futurewei Technologies, Inc. Multi-phase signal generation
US11502717B2 (en) * 2021-01-22 2022-11-15 Qualcomm Incoporated Multiple element mixer with digital local oscillator synthesis

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4157505A (en) * 1977-06-13 1979-06-05 Regency Electronics Plural band scanning radio with direct switch of RF amplifying transistors
EP0678981A2 (en) * 1994-04-21 1995-10-25 Philips Patentverwaltung GmbH High-frequency receiving stage
EP0883237A1 (en) * 1997-06-06 1998-12-09 Nokia Mobile Phones Ltd. Radio receiver and method of operation
US6335952B1 (en) * 1998-07-24 2002-01-01 Gct Semiconductor, Inc. Single chip CMOS transmitter/receiver

Family Cites Families (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2964622A (en) * 1957-10-21 1960-12-13 Sylvania Electric Prod Image suppressed superheterodyne receiver
US3242430A (en) * 1960-12-30 1966-03-22 Space General Corp Orthogonal antenna signal combining arrangement using phase-locked loops
US4454486A (en) 1981-11-02 1984-06-12 Hewlett-Packard Company Waveform synthesis using multiplexed parallel synthesizers
US5194871A (en) 1982-03-01 1993-03-16 Western Atlas International, Inc. System for simultaneously deriving position information from a plurality of satellite transmissions
JPS58173906A (en) * 1982-04-06 1983-10-12 Fujitsu Ltd Frequency converter
US5060298A (en) * 1988-12-09 1991-10-22 Siemens Aktiengesellschaft Monolithic double balanced mixer with high third order intercept point employing an active distributed balun
US5222253A (en) * 1990-08-29 1993-06-22 Motorola, Inc. Transient suppression circuit for a time domain duplex transceiver
JPH07503586A (en) * 1992-02-03 1995-04-13 モトローラ・インコーポレイテッド Balanced mixer circuit with improved linearity
US5311149A (en) * 1993-03-12 1994-05-10 Trimble Navigation Limited Integrated phase locked loop local oscillator
JP2561028B2 (en) * 1994-05-26 1996-12-04 日本電気株式会社 Sidelobe canceller
DE19521908B4 (en) * 1995-06-16 2005-11-10 Atmel Germany Gmbh Superimposed receiver with synchronous demodulation for time signal reception
US5661485A (en) * 1995-09-08 1997-08-26 Condor Systems, Inc. Homodyne receiver apparatus and method
US6137999A (en) * 1997-12-24 2000-10-24 Motorola, Inc. Image reject transceiver and method of rejecting an image
US6144845A (en) * 1997-12-31 2000-11-07 Motorola, Inc. Method and circuit for image rejection
US7123891B2 (en) * 1999-06-28 2006-10-17 Skyworks Solutions, Inc. Wireless communications device allowing a soft handoff procedure in a mobile communications system
JP2003518861A (en) * 1999-12-23 2003-06-10 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Image removal
US6745019B1 (en) * 2000-02-15 2004-06-01 Nera A.S.A. Process and system for reducing leakage of local oscillator
US6687494B1 (en) * 2000-06-30 2004-02-03 International Business Machines Corporation Low power radio telephone image reject mixer
US6856794B1 (en) * 2000-07-27 2005-02-15 Sirf Technology, Inc. Monolithic GPS RF front end integrated circuit
JP2002084139A (en) * 2000-09-07 2002-03-22 Alps Electric Co Ltd Frequency synthesizer
US6510314B1 (en) * 2000-09-08 2003-01-21 Visteon Global Technologies, Inc. Mixer circuit with output stage for implementation on integrated circuit
US6766157B1 (en) * 2001-01-03 2004-07-20 Kyocera Wireless Corp. Reducing LO leakage in a direct conversion receiver quadrature stage
US6606489B2 (en) * 2001-02-14 2003-08-12 Rf Micro Devices, Inc. Differential to single-ended converter with large output swing
US6763230B2 (en) * 2001-02-20 2004-07-13 Industrial Technology Research Institute Frequency-lock filtering receiver
US6952572B2 (en) * 2001-06-20 2005-10-04 Freescale Semiconductor, Inc. Image rejection mixer with switchable high or low side injection
JP2003078433A (en) * 2001-09-05 2003-03-14 Alps Electric Co Ltd Frequency conversion circuit
US6980774B2 (en) * 2002-01-22 2005-12-27 Broadcom, Corp. Radio frequency integrated circuit
GB0208881D0 (en) * 2002-04-18 2002-05-29 Transense Technologies Plc Improved method for tracking a resonant frequency
KR100541076B1 (en) * 2003-01-03 2006-01-11 삼성전기주식회사 Mixer and frequency conversion apparatus for improving phase-mismatching

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4157505A (en) * 1977-06-13 1979-06-05 Regency Electronics Plural band scanning radio with direct switch of RF amplifying transistors
EP0678981A2 (en) * 1994-04-21 1995-10-25 Philips Patentverwaltung GmbH High-frequency receiving stage
EP0883237A1 (en) * 1997-06-06 1998-12-09 Nokia Mobile Phones Ltd. Radio receiver and method of operation
US6335952B1 (en) * 1998-07-24 2002-01-01 Gct Semiconductor, Inc. Single chip CMOS transmitter/receiver

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
GOLDBERG L: "FOUNDATIONS FOR COMMUNICATION'S FUTURE LAID AT CICC '98", ELECTRONIC DESIGN, PENTON PUBLISHING, CLEVELAND, OH, US, vol. 46, no. 10, 1 May 1998 (1998-05-01), pages 52,54,56,58, XP000784456, ISSN: 0013-4872 *

Also Published As

Publication number Publication date
US20050059376A1 (en) 2005-03-17
US7190943B2 (en) 2007-03-13

Similar Documents

Publication Publication Date Title
US7190943B2 (en) System and method for frequency translation with harmonic suppression using mixer stages
US7610032B2 (en) System and method for frequency translation with harmonic suppression using mixer stages
US7519348B2 (en) Harmonic suppression mixer and tuner
US6985701B2 (en) Frequency synthesizer and multi-band radio apparatus using said frequency synthesizer
EP2156550B1 (en) Dual-mode mixer circuit and method
US9960883B1 (en) Transmit/receive beamforming signal generation
US6445726B1 (en) Direct conversion radio receiver using combined down-converting and energy spreading mixing signal
EP2408118B1 (en) Conversion system
US20110136443A1 (en) Transceivers
CN1983800A (en) Frequency converter and tuner
WO1998036491A1 (en) Voltage controlled ring oscillator frequency multiplier
US7302248B2 (en) Harmonic image-reject converter
US8369820B2 (en) Frequency multiplier device
KR100987727B1 (en) Multiband Frequency Generator
US20230275604A1 (en) Wide band tunable transceiver
EP1863170B1 (en) Dynamic frequency divider by N
US20040002315A1 (en) Harmonic boost signals in up/down direct/super heterodyne conversions for advanced receiver/transmitter architecture
US20040002319A1 (en) Harmonic boost technique for direct conversion receiver
CN116865750A (en) Broadband agile frequency acquisition method and synthesizer
US7990186B2 (en) Signal conditioning circuit with a shared oscillator
Nakagawa et al. A 45-degree CMOS phase shifter and gain/phase imbalance compensation for multi-band transceivers

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BW BY BZ CA CH CN CO CR CU CZ DK DM DZ EC EE EG ES FI GB GD GE GM HR HU ID IL IN IS JP KE KG KP KZ LC LK LR LS LT LU LV MA MD MK MN MW MX MZ NA NI NO NZ PG PH PL PT RO RU SC SD SE SG SK SY TJ TM TN TR TT TZ UA UG US UZ VN YU ZA ZM

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): BW GH GM KE LS MW MZ NA SD SZ TZ UG ZM ZW AM AZ BY KG MD RU TJ TM AT BE BG CH CY DE DK EE ES FI FR GB GR HU IE IT MC NL PL PT RO SE SI SK TR BF CF CG CI CM GA GN GQ GW ML MR SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase