WO1996012301A1 - Split-polysilicon cmos process for multi-megabit dynamic memories with stacked capacitor cells - Google Patents

Split-polysilicon cmos process for multi-megabit dynamic memories with stacked capacitor cells Download PDF

Info

Publication number
WO1996012301A1
WO1996012301A1 PCT/US1995/012767 US9512767W WO9612301A1 WO 1996012301 A1 WO1996012301 A1 WO 1996012301A1 US 9512767 W US9512767 W US 9512767W WO 9612301 A1 WO9612301 A1 WO 9612301A1
Authority
WO
WIPO (PCT)
Prior art keywords
channel
layer
conductive layer
gates
forming
Prior art date
Application number
PCT/US1995/012767
Other languages
French (fr)
Inventor
Charles H. Dennison
Aftab Ahmad
Original Assignee
Micron Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc. filed Critical Micron Technology, Inc.
Priority to KR1019970702330A priority Critical patent/KR100298761B1/en
Priority to AU38893/95A priority patent/AU3889395A/en
Priority to JP08513291A priority patent/JP3090690B2/en
Publication of WO1996012301A1 publication Critical patent/WO1996012301A1/en
Priority to HK98105856A priority patent/HK1006648A1/en

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/105Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/033Making the capacitor or connections thereto the capacitor extending over the transistor
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B99/00Subject matter not provided for in other groups of this subclass

Definitions

  • This invention relates to integrated circuit manufacturing technology and, more specifically, to low-cost processes utilizing a reduced number of mask sets, for manufacturing CMOS dynamic random access memories.
  • the instant process integrates stacked capacitor container-type cells in a "split-polysilicon" process flow in which N- channel and P-channel devices are patterned using separate
  • DRAM dynamic random access memory
  • Each cell within a DRAM device an individually addressable location for storing a single bit of digital data, is comprised of two main components: a field-effect access transistor and a capacitor.
  • a field-effect access transistor As component density in memory chips has 0 increased, it has been necessary to at least maintain cell capacitance as cell size shrinks.
  • Each new generation of DRAM devices generally has an integration level that is four times that of the generation which it replaced. Such a quadrupling of device number per chip is normally accompanied by a decrease in device geometries. All DRAM memories of 4-megabit and greater density utilize cell designs having three-dimensional capacitors. Although both trench and stacked capacitor designs proven serviceable at the 4-megabit level, most manufacturers now seem to favor the stacked capacitor design for its manufacturability and somewhat higher yield.
  • CMOS complementary metal-oxide-semiconductor
  • S complementary metal-oxide-semiconductor
  • CMOS integrated circuit devices are often referred to as “semiconductor” devices, such devices are fabricated from various materials which are either electrically conductive, electrically nonconductive or electrically semiconductive.
  • Silicon the most commonly used semiconductor material can be made conductive by doping it (introducing an impurity into the silicon crystal structure) with either an element such as boron which has one less valence electron than silicon, or with an element such as phosphorus or arsenic which have one more valence electron than silicon.
  • an element such as boron which has one less valence electron than silicon
  • an element such as phosphorus or arsenic which have one more valence electron than silicon.
  • boron doping electron "holes" become the charge carriers and the doped silicon is referred to as positive or P-type silicon.
  • phosphorus or arsenic doping the additional electrons become the charge carriers and the doped silicon is referred to as negative or N-type silicon. If a mixture of dopants having opposite conductivity types is used, counter doping will result, and the conductivity type of the most abundant impurity will prevail.
  • Polysilicon is used either in single-crystal or polycrystalline form.
  • Polycrystalline silicon is referred to hereinafter as “polysilicon” or simply as “poly”.
  • polysilicon has largely replaced metal for the MOS device gates, the relatively low conductivity of that material (even when heavily doped) has led many semiconductor manufacturers to create a layer of refractory metal suicide on transistor gates in order to decrease sheet resistance and, thereby, increase device speed.
  • two additional poly layers are used for the lower and upper cell capacitor plates.
  • CMOS manufacturing processes generally begin with a lightly-doped P-type or N-type silicon substrate, or lightly- doped epitaxial silicon on a heavily doped substrate.
  • P-type silicon is usually chosen as the starting material, selection of N-type silicon as the starting material changes the process very little, the primary difference being that for a given step, dopant types are reversed.
  • Triple polysilicon layer manufacturing processes for contemporary stacked-capacitor dynamic random access memories require some fourteen to eighteen masking steps. As device geometries shrink, each photolithographic step becomes more costly. In light of the costs associated with masking operations, manufacturing processes which permit a significant reduction in the number of masking operations are greatly preferred.
  • U.S. patent number 5,134,085 discloses a split- polysilicon CMOS DRAM process which incorporates conventional stacked capacitors. Although conventional stacked capacitors are adequate for 4-megabit and 16-megabit densities, more complex capacitors are required for the 64-megabit density level and beyond. Cylindrically-shaped cell capacitors (commonly referred to as container-type capacitors) have gained favor in 64-megabit DRAM designs because they are relatively easy to manufacture, and also because capacitance may be increased simply by increasing stack height. However, high topography which results generally requires the processing of P-channel devices early in the manufacturing process (i.e., before the container-type capacitors are fabricated).
  • the focus of this invention is the integration of container cell capacitors in a split-polysilicon CMOS manufacturing process flow which permits P-channel source/drain doping subsequent to capacitor formation.
  • N-channel device gates and P- channel device gates are patterned and etched from the same first conductive (doped polysilicon) layer at different stages of the process flow.
  • N-channel gates are patterned and etched from the first polysilicon layer, while an unetched expanse of the first polysilicon layer is left in N-well regions.
  • a main feature of this new process is the deposition and planarization of a thick insulative mold layer subsequent to N-channel device patterning, but prior to P-channel device patterning.
  • storage- node contact openings are etched through the mold layer in the P-type regions within the array.
  • a second conductive layer is then deposited which blankets both N-type regions and P-type regions and lines the storage-node contact openings. Portions of said second conductive layer which are on the upper surface of the mold layer are then removed, leaving those portions of the second conductive layer which line the storage-node contact openings.
  • the mold layer may then be optionally thinned until portions of the second conductive layer which line the storage-node contact openings extend above the surface of the mold layer.
  • a cell dielectric layer is then formed on the upper surface of the second conductive layer, the dielectric layer is overlaid with a third conductive layer. Portions of the second and third conductive layers which are peripheral to the cell array are then removed. P-channel gates are then patterned from the unetched expanse of said first conductive layer. A P-channel source/drain implant follows.
  • portions of the mold layer overlying the N-well region are removed during the storage-node contact etch.
  • a low-aspect-ratio etch can be employed to pattern P-channel devices, and a blanket P+ implant may be performed without implanting the P-type impurity into source/drain regions of the N-channel devices.
  • Figure 1 is a cross-sectional view of a portion of an in-process dynamic random access memory at a stage of manufacture where N-well regions have been formed in a lightly-doped P-type substrate, silicon dioxide field isolation regions have been formed, a gate dielectric layer has been formed on active areas, and a three-layer sandwich, consisting of a first polysilicon layer which is doped to render it conductive, a silicon dioxide buffer layer and a thick silicon nitride layer, has been formed by sequential deposition steps;
  • Figure 2 is a cross-sectional view of the portion of the in-process memory of Figure 1 following the patterning of the three-layer sandwich to form a series of wordlines in the N-channel region and an unetched expanse in the P-channel region (i.e., the N-well region);
  • Figure 3 is a cross-sectional view of the portion of the in-process memory of Figure 2 following the blanket deposition of a silicon nitride spacer layer;
  • Figure 4 is a cross-sectional view of the portion of the in-process memory of Figure 3 following an anisotropic etch of the silicon nitride spacer layer to form spacers on the sidewalls of the wordlines and on the sidewall of the unetched expanse of the stacked sandwich layers, the blanket deposition of a silicon nitride etch stop layer, the primary purpose of which is to cover active areas, the deposition of a boro-phospho-silicate glass (BPSG) layer, and the planarization of the BPSG layer;
  • BPSG boro-phospho-silicate glass
  • Figure 5A is a cross-sectional view of the portion of the in-process memory of
  • Figure 4 following the patterning and etching of the BPSG layer to form storage node contact openings and remove that portion of the BPSG layer which overlies the P-channel region;
  • Figure 6A is a cross-sectional view of the portion of the in-process memory of Figure 5A following the deposition of a second polysilicon layer and chemical-mechanical planarization of the resulting structure;
  • Figure 7A is a cross-sectional view of the portion of the in-process memory of Figure 6A following an etch back of the thick insulative layer, deposition of a cell dielectric layer, deposition of a cell plate layer, and optional deposition of silicon nitride capping layer;
  • Figure 8A is a cross-sectional view of the portion of the in-process memory of Figure 7A following removal of capacitive layers from all but the cell array region;
  • Figure 9A is a cross-sectional view of the portion of the in-process memory of Figure 8 A following masking of the N-channel region, and patterning and etching of the unetched expanse of sandwich layers in the P-channel region;
  • Figure 10A is a cross-sectional view of the portion of the in-process memory of
  • Figure 9A following a photoresist strip, deposition of an oxide spacer layer, an anisotropic etch of the oxide spacer layer, and a P-channel source/drain implant.
  • Figure 5A is a cross-sectional view of the portion of the in-process memory of Figure 4 following the patterning and etching of the BPSG layer to form storage node contact openings;
  • Figure 5B is a cross-sectional view of the portion of the in-process memory of Figure 4 following the patterning and etching of the BPSG layer to form storage node contact openings;
  • Figure 6B is a cross-sectional view of the portion of the in-process memory of Figure 5B following the deposition of a second polysilicon layer and chemical-mechanical planarization of the resulting structure;
  • Figure 7B is a cross-sectional view of the portion of the in-process memory of
  • Figure 6B following an etch back of the thick insulative layer, deposition of a cell dielectric layer, deposition of a cell plate layer, and optional deposition of silicon nitride capping layer;
  • Figure 8B is a cross-sectional view of the portion of the in-process memory of
  • Figure 9B is a cross-sectional view of the portion of the in-process memory of Figure 8B following masking of the N-channel region, and patterning and etching of the unetched expanse of sandwich layers in the P-channel region; and
  • Figure 10B is a cross-sectional view of the portion of the in-process memory of Figure 9B following a photoresist strip, deposition of an oxide spacer layer, an anisotropic etch of the oxide spacer layer, and a P-channel source/drain implant.
  • N-well regions 11 have been formed in a lightly-doped P-type substrate 12, silicon dioxide field isolation regions 13 have been formed, a gate dielectric layer 14 has been formed on active areas 15, and a three-layer stack 16, consisting of a first conductive layer 17, a silicon dioxide buffer layer 18 and a thick silicon nitride layer 19, has been formed by sequential deposition steps. Both N-channel and P-channel transistor gates will be formed from the three-layer stack 16.
  • the first conductive layer 17 is either doped polycrystalline silicon alone, or doped or undoped polycrystalline silicon that is coated with a refractory metal suicide to achieve reduced sheet resistance.
  • the three-layer stack 16 of Figure 1 has been patterned and etched to form a series of wordlines 21 in the N-channel region and an unetched three-layer expanse 22 in the P-channel region (i.e., the N-well region 11) .
  • the unetched three-layer expanse 22 is the distinguishing characteristic of a "split-polysilicon" CMOS DRAM process.
  • N-channel source/drain regions 23 are formed by implanting arsenic.
  • a silicon nitride spacer layer 31 has been deposited over all in-process circuitry.
  • the silicon nitride spacer layer 31 has been anisotropically etched to form spacers 41 on the sidewalls of the wordlines 21 and on the sidewalls of the unetched expanse 22.
  • the anisotropic etch is terminated at the point where the spacers 41 cover the edges of all three layers of each remnant of the sandwich 16.
  • a silicon nitride etch-stop layer 42 is deposited over all in-process circuitry.
  • a thick insulative mold layer 43 is deposited on top of the etch-stop layer 42. Boro-phospho-silicate glass is deemed to be the preferred dielectric material from which the mold layer 43 is formed.
  • mold layer 43 has been patterned with a contact photoresist mask 51 , and etched to form storage node contact openings 52, and to also remove those portions of the mold layer 43 that overlie the P-channel (N-well) region, thus creating a recessed region 53 in the mold layer 43 above the unetched expanse 22.
  • the mold layer 43 is patterned with a contact photoresist mask 51 and etched to form only storage node contact openings 52.
  • a second conductive layer 61 is blanket deposited
  • the second conductive layer 61 is preferably doped hemispherical grain (HSG) silicon. Doping may occur in-situ during deposition, or it may occur subsequent to deposition.
  • HSG hemispherical grain
  • the polysilicon-lined N-well region and-contact openings are then optionally filled with a filler material 62, such as photoresist.
  • the resulting structure is then planarized a second time, using either a plasma etchback or chemical-mechanical planarization in order to remove horizontal portions 63 of the second polysilicon layer 61.
  • a second conductive layer 61 is blanket deposited (i.e., such that it covers all in-process circuitry).
  • the second conductive layer 61 is preferably doped hemispherical grain (HSG) silicon. Doping may occur in-situ during deposition, or it may occur subsequent to deposition.
  • the polysilicon-lined contact openings are then optionally filled with a filler material 62 such as photoresist.
  • the resulting structure is then planarized a second time, using either a plasma etchback or chemical-mechanical planarization in order to remove horizontal portions 63 of the second polysilicon layer 61.
  • the remaining portions of the second polysilicon layer 61 will function as the storage-node capacitor plates 64.
  • first planarization step described while referring to Figure 4 may be eliminated so that the second planarization step described while referring to both Figure 6A and Figure 6B may be employed both to planarize the mold layer 43 and to singulate the storage-node capacitor plates 64.
  • the filler material 62 has been removed and the mold layer 43 is thinned during an etch-back step until portions of the second conductive layer 61 which line both the recesses above the unetched three layer expanse 22 and the storage-node contact openings 51 extend above the surface of the mold layer 43.
  • a cell dielectric layer 71 is then formed on at least the exposed surfaces of the remnants of the second polysilicon layer 61.
  • the cell dielectric layer is a silicon dioxide-silicon nitride-silicon dioxide sandwich, and the silicon nitride layer of this sandwich is blanket deposited via chemical vapor deposition.
  • a conductive cell plate layer 72 is formed on top of the cell dielectric layer 71.
  • the cell plate layer 72 is also a layer of doped polysilicon.
  • a silicon nitride etch stop layer 73 is then deposited on top of the cell plate layer 72.
  • the filler material 62 has been removed and the mold layer 43 is thinned during an etch-back step until portions of the second polysilicon layer 61 which line the storage-node contact openings 51 extend above the surface of the mold layer 43.
  • a cell dielectric layer 71 is then formed on at least the exposed surfaces of the remnants of the second polysilicon layer 61.
  • the cell dielectric layer is a silicon dioxide- silicon nitride-silicon dioxide sandwich, and the silicon nitride layer of this sandwich is blanket deposited via chemical vapor deposition.
  • a conductive cell plate layer 72 is formed on top of the cell dielectric layer 71.
  • the cell plate layer 72 is also a layer of doped polysilicon.
  • a silicon nitride etch stop layer 73 is then deposited on top of the cell plate layer 72.
  • Figure 7A is the departing point for two distinct variations of the process. Thus the process continues with either Figure 8B or Figure 8C.
  • the capacitive layers (the second conductive layer 61 , the cell dielectric layer 71 , and the cell plate layer 72) are removed from all but the cell array region through the use of a series of selective etch steps.
  • the cell dielectric layer 71 , and the cell plate layer 72) are removed from all but the cell array region through the use of a series of selective etch steps, thus exposing the mold layer 43.
  • the mold layer 43 is then thinned to a level that exposes the upper surface of the unetched three-layer expanse 22, yet does not expose the source/drain regions 81 of N-channel transistors 82 that are peripheral to the cell array.
  • the in-process circuitry is etched to form those P-channel device gates 91.
  • the in-process circuitry is etched to form those P-channel device gates 91. It will be noted that the primary difference between the process of Figure 9A-and 9B at this stage is that patterning of the P-channel devices in Figure 9B will require an etch through the mold layer 43 before the three-layer expanse 22 is etchable.
  • the in-process circuitry is etched to form those P-channel device gates 93.
  • a silicon dioxide spacer layer (not shown) is deposited and subsequently anisotropically etched to form spacers 102 on the vertical sidewalls of the P-channel gates 91. It will be noted that non-functional spacers 103 are also formed on the sidewalls of all vertical structures in the N-channel region. Following spacer formation, P-channel source/drain regions 101 are formed with a blanket boron-trifluoride implant.

Abstract

This invention is a process for manufacturing dynamic random access memories using stacked container capacitor cells in a split-polysilicon CMOS manufacturing flow. The split-polysilicon flow denotes that N-channel and P-channel transistor gates are formed from a single conductive layer (typically a doped polysilicon layer) using separate masking steps. The focus of this invention is a CMOS manufacturing process flow which permits P-channel source/drain doping subsequent to capacitor formation. A main feature of the process is the deposition and planarization of a thick insulative mold layer subsequent to N-channel device patterning, but prior to P-channel device patterning. In one embodiment of the process, portions of this insulative layer overlying the P-channel transistor regions are removed during the storage-node contact etch. Thus, a low-aspect-ratio etch can be employed to pattern P-channel devices, and a blanket P+ implant may be performed without implanting the P-type impurity into source/drain regions of the N-channel devices. Another important feature of the invention is the incorporation of P-channel gate sidewall spacers and offset P-channel implants into the process flow.

Description

Spl 1t-polys11 1con CMOS process for mul ti-megabit dynamic memories with stacked capacitor cel l s
10
15 This invention relates to integrated circuit manufacturing technology and, more specifically, to low-cost processes utilizing a reduced number of mask sets, for manufacturing CMOS dynamic random access memories. The instant process integrates stacked capacitor container-type cells in a "split-polysilicon" process flow in which N- channel and P-channel devices are patterned using separate
20 masks.
The business of producing dynamic random access memory (DRAM) devices is a very competitive, high-volume business. Process efficiency and manufacturability, as well as product quality, reliability, and performance are the key factors that 25 determine the economic success of such a venture.
Each cell within a DRAM device, an individually addressable location for storing a single bit of digital data, is comprised of two main components: a field-effect access transistor and a capacitor. As component density in memory chips has 0 increased, it has been necessary to at least maintain cell capacitance as cell size shrinks. Each new generation of DRAM devices generally has an integration level that is four times that of the generation which it replaced. Such a quadrupling of device number per chip is normally accompanied by a decrease in device geometries. All DRAM memories of 4-megabit and greater density utilize cell designs having three-dimensional capacitors. Although both trench and stacked capacitor designs proven serviceable at the 4-megabit level, most manufacturers now seem to favor the stacked capacitor design for its manufacturability and somewhat higher yield.
Most current-generation dynamic random access memories (DRAMs) utilize CMOS technology. Although the term "CMOS" is an acronym for (C)omplementary (M)etal (O)xide (S)emiconductor, the term CMOS is now more loosely applied to any integrated circuit in which both N-channel and P-channel field-effect transistors are used in a complementary fashion. Although CMOS integrated circuit devices are often referred to as "semiconductor" devices, such devices are fabricated from various materials which are either electrically conductive, electrically nonconductive or electrically semiconductive. Silicon, the most commonly used semiconductor material can be made conductive by doping it (introducing an impurity into the silicon crystal structure) with either an element such as boron which has one less valence electron than silicon, or with an element such as phosphorus or arsenic which have one more valence electron than silicon. In the case of boron doping, electron "holes" become the charge carriers and the doped silicon is referred to as positive or P-type silicon. In the case of phosphorus or arsenic doping, the additional electrons become the charge carriers and the doped silicon is referred to as negative or N-type silicon. If a mixture of dopants having opposite conductivity types is used, counter doping will result, and the conductivity type of the most abundant impurity will prevail. Silicon is used either in single-crystal or polycrystalline form. Polycrystalline silicon is referred to hereinafter as "polysilicon" or simply as "poly". Although polysilicon has largely replaced metal for the MOS device gates, the relatively low conductivity of that material (even when heavily doped) has led many semiconductor manufacturers to create a layer of refractory metal suicide on transistor gates in order to decrease sheet resistance and, thereby, increase device speed. In conventional DRAM processes, two additional poly layers are used for the lower and upper cell capacitor plates. CMOS manufacturing processes generally begin with a lightly-doped P-type or N-type silicon substrate, or lightly- doped epitaxial silicon on a heavily doped substrate. Although P-type silicon is usually chosen as the starting material, selection of N-type silicon as the starting material changes the process very little, the primary difference being that for a given step, dopant types are reversed.
Triple polysilicon layer manufacturing processes for contemporary stacked-capacitor dynamic random access memories require some fourteen to eighteen masking steps. As device geometries shrink, each photolithographic step becomes more costly. In light of the costs associated with masking operations, manufacturing processes which permit a significant reduction in the number of masking operations are greatly preferred.
In 1982, Japanese patent number 57-17164 was issued to Masahide Ogawa. This patent teaches the fabrication of a CMOS integrated circuit by processing N-channel and P-channel devices separately. As with conventional CMOS processes, a single polysilicon layer is used to form both N-channel and P-channel gates. However, N-channel devices are formed first, with unetched polysilicon left in the future P-channel regions until N-channel processing is complete. The mask used to subsequently pattern the P-channel devices is also used to blanket and protect the already-formed N-channel devices. This process is herein referred to as the split- polysilicon CMOS process. The split-polysilicon CMOS process, though largely ignored by semiconductor manufacturers in the U.S. and abroad, has been used extensively by Micron Technology, Inc. of Boise, Idaho as a means to reduce the number of masking steps and, hence, the cost of manufacturing dynamic random access memories.
U.S. patent number 5,134,085 discloses a split- polysilicon CMOS DRAM process which incorporates conventional stacked capacitors. Although conventional stacked capacitors are adequate for 4-megabit and 16-megabit densities, more complex capacitors are required for the 64-megabit density level and beyond. Cylindrically-shaped cell capacitors (commonly referred to as container-type capacitors) have gained favor in 64-megabit DRAM designs because they are relatively easy to manufacture, and also because capacitance may be increased simply by increasing stack height. However, high topography which results generally requires the processing of P-channel devices early in the manufacturing process (i.e., before the container-type capacitors are fabricated). The problem with this approach is that boron trifluoride, the dopant normally used to dope P-channel source/drain regions, diffuses relatively rapidly under elevated temperature conditions. If the doping occurs early in the process, the thermal budget remaining in the process will cause the P-channel dopant to diffuse into the channel regions where it will produce short-channel effects. The most serious of those effects is device leakage when a high signal is applied to the gate.
What is needed, therefore, is a split-polysilicon CMOS DRAM process which incorporates container capacitors in an efficient process flow having a low number of masking steps, and which permits P-channel processing late in the process sequence.
This is a process for fabricating a CMOS dynamic random access memory on an upper stratum of a silicon substrate or wafer. The focus of this invention is the integration of container cell capacitors in a split-polysilicon CMOS manufacturing process flow which permits P-channel source/drain doping subsequent to capacitor formation. In a split-polysilicon process flow, N-channel device gates and P- channel device gates are patterned and etched from the same first conductive (doped polysilicon) layer at different stages of the process flow. In this split-polysilicon process, N-channel gates are patterned and etched from the first polysilicon layer, while an unetched expanse of the first polysilicon layer is left in N-well regions. A main feature of this new process is the deposition and planarization of a thick insulative mold layer subsequent to N-channel device patterning, but prior to P-channel device patterning. Following deposition of the mold layer, storage- node contact openings are etched through the mold layer in the P-type regions within the array. A second conductive layer is then deposited which blankets both N-type regions and P-type regions and lines the storage-node contact openings. Portions of said second conductive layer which are on the upper surface of the mold layer are then removed, leaving those portions of the second conductive layer which line the storage-node contact openings. The mold layer may then be optionally thinned until portions of the second conductive layer which line the storage-node contact openings extend above the surface of the mold layer. After a cell dielectric layer is then formed on the upper surface of the second conductive layer, the dielectric layer is overlaid with a third conductive layer. Portions of the second and third conductive layers which are peripheral to the cell array are then removed. P-channel gates are then patterned from the unetched expanse of said first conductive layer. A P-channel source/drain implant follows.
In one embodiment of the process, portions of the mold layer overlying the N-well region (the regions where P- channel devices will be formed) are removed during the storage-node contact etch. Thus, a low-aspect-ratio etch can be employed to pattern P-channel devices, and a blanket P+ implant may be performed without implanting the P-type impurity into source/drain regions of the N-channel devices.
Figure 1 is a cross-sectional view of a portion of an in-process dynamic random access memory at a stage of manufacture where N-well regions have been formed in a lightly-doped P-type substrate, silicon dioxide field isolation regions have been formed, a gate dielectric layer has been formed on active areas, and a three-layer sandwich, consisting of a first polysilicon layer which is doped to render it conductive, a silicon dioxide buffer layer and a thick silicon nitride layer, has been formed by sequential deposition steps;
Figure 2 is a cross-sectional view of the portion of the in-process memory of Figure 1 following the patterning of the three-layer sandwich to form a series of wordlines in the N-channel region and an unetched expanse in the P-channel region (i.e., the N-well region);
Figure 3 is a cross-sectional view of the portion of the in-process memory of Figure 2 following the blanket deposition of a silicon nitride spacer layer;
Figure 4 is a cross-sectional view of the portion of the in-process memory of Figure 3 following an anisotropic etch of the silicon nitride spacer layer to form spacers on the sidewalls of the wordlines and on the sidewall of the unetched expanse of the stacked sandwich layers, the blanket deposition of a silicon nitride etch stop layer, the primary purpose of which is to cover active areas, the deposition of a boro-phospho-silicate glass (BPSG) layer, and the planarization of the BPSG layer;
Figure 5A is a cross-sectional view of the portion of the in-process memory of
Figure 4 following the patterning and etching of the BPSG layer to form storage node contact openings and remove that portion of the BPSG layer which overlies the P-channel region;
Figure 6A is a cross-sectional view of the portion of the in-process memory of Figure 5A following the deposition of a second polysilicon layer and chemical-mechanical planarization of the resulting structure;
Figure 7A is a cross-sectional view of the portion of the in-process memory of Figure 6A following an etch back of the thick insulative layer, deposition of a cell dielectric layer, deposition of a cell plate layer, and optional deposition of silicon nitride capping layer;
Figure 8A is a cross-sectional view of the portion of the in-process memory of Figure 7A following removal of capacitive layers from all but the cell array region; Figure 9A is a cross-sectional view of the portion of the in-process memory of Figure 8 A following masking of the N-channel region, and patterning and etching of the unetched expanse of sandwich layers in the P-channel region;
Figure 10A is a cross-sectional view of the portion of the in-process memory of
Figure 9A following a photoresist strip, deposition of an oxide spacer layer, an anisotropic etch of the oxide spacer layer, and a P-channel source/drain implant. Figure 5A is a cross-sectional view of the portion of the in-process memory of Figure 4 following the patterning and etching of the BPSG layer to form storage node contact openings;
Figure 5B is a cross-sectional view of the portion of the in-process memory of Figure 4 following the patterning and etching of the BPSG layer to form storage node contact openings;
Figure 6B is a cross-sectional view of the portion of the in-process memory of Figure 5B following the deposition of a second polysilicon layer and chemical-mechanical planarization of the resulting structure;
Figure 7B is a cross-sectional view of the portion of the in-process memory of
Figure 6B following an etch back of the thick insulative layer, deposition of a cell dielectric layer, deposition of a cell plate layer, and optional deposition of silicon nitride capping layer;
Figure 8B is a cross-sectional view of the portion of the in-process memory of
Figure 7B following removal of capacitive layers from all but the cell array region;
Figure 9B is a cross-sectional view of the portion of the in-process memory of Figure 8B following masking of the N-channel region, and patterning and etching of the unetched expanse of sandwich layers in the P-channel region; and Figure 10B is a cross-sectional view of the portion of the in-process memory of Figure 9B following a photoresist strip, deposition of an oxide spacer layer, an anisotropic etch of the oxide spacer layer, and a P-channel source/drain implant.
Referring now to the cross-sectional view of the in-process DRAM circuitry
Figure 1, N-well regions 11 have been formed in a lightly-doped P-type substrate 12, silicon dioxide field isolation regions 13 have been formed, a gate dielectric layer 14 has been formed on active areas 15, and a three-layer stack 16, consisting of a first conductive layer 17, a silicon dioxide buffer layer 18 and a thick silicon nitride layer 19, has been formed by sequential deposition steps. Both N-channel and P-channel transistor gates will be formed from the three-layer stack 16. In a preferred embodiment of the process, the first conductive layer 17 is either doped polycrystalline silicon alone, or doped or undoped polycrystalline silicon that is coated with a refractory metal suicide to achieve reduced sheet resistance.
Referring now to Figure 2, the three-layer stack 16 of Figure 1 has been patterned and etched to form a series of wordlines 21 in the N-channel region and an unetched three-layer expanse 22 in the P-channel region (i.e., the N-well region 11) . The unetched three-layer expanse 22 is the distinguishing characteristic of a "split-polysilicon" CMOS DRAM process. At this point in the process, N-channel source/drain regions 23 are formed by implanting arsenic.
Referring now to Figure 3, a silicon nitride spacer layer 31 has been deposited over all in-process circuitry.
Referring now to Figure 4, the silicon nitride spacer layer 31 has been anisotropically etched to form spacers 41 on the sidewalls of the wordlines 21 and on the sidewalls of the unetched expanse 22. The anisotropic etch is terminated at the point where the spacers 41 cover the edges of all three layers of each remnant of the sandwich 16. Following the formation of spacers a silicon nitride etch-stop layer 42 is deposited over all in-process circuitry. Following the deposition of the etch-stop layer 42, a thick insulative mold layer 43 is deposited on top of the etch-stop layer 42. Boro-phospho-silicate glass is deemed to be the preferred dielectric material from which the mold layer 43 is formed. After the mold layer 43 is deposited, it is planarized. Although a number of planarization techniques are known in the art, chemical mechanical planarization is deemed to be the preferred method. Figure 4 represents the departing point for two distinct variations of the process. Thus, the process continues with either Figure 5A or 5B.
Referring now to Figure 5A, which is the departing point for the second embodiment of the first pair of process variations, mold layer 43 has been patterned with a contact photoresist mask 51 , and etched to form storage node contact openings 52, and to also remove those portions of the mold layer 43 that overlie the P-channel (N-well) region, thus creating a recessed region 53 in the mold layer 43 above the unetched expanse 22.
Referring now to Figure 5B, the mold layer 43 is patterned with a contact photoresist mask 51 and etched to form only storage node contact openings 52.
Referring now to Figure 6A, a second conductive layer 61 is blanket deposited
(i.e., such that it covers all in-process circuitry). As a capacitance enhancing feature, the second conductive layer 61 is preferably doped hemispherical grain (HSG) silicon. Doping may occur in-situ during deposition, or it may occur subsequent to deposition. The polysilicon-lined N-well region and-contact openings are then optionally filled with a filler material 62, such as photoresist. The resulting structure is then planarized a second time, using either a plasma etchback or chemical-mechanical planarization in order to remove horizontal portions 63 of the second polysilicon layer 61. The remaining portions of the second polysilicon layer 61 line the recess in the mold layer 43 above the N-well and the storage-node contact openings 51. The latter portions will function as the storage-node capacitor plate 64. Referring now to Figure 6B, a second conductive layer 61 is blanket deposited (i.e., such that it covers all in-process circuitry). As a capacitance enhancing feature, the second conductive layer 61 is preferably doped hemispherical grain (HSG) silicon. Doping may occur in-situ during deposition, or it may occur subsequent to deposition. The polysilicon-lined contact openings are then optionally filled with a filler material 62 such as photoresist. The resulting structure is then planarized a second time, using either a plasma etchback or chemical-mechanical planarization in order to remove horizontal portions 63 of the second polysilicon layer 61. The remaining portions of the second polysilicon layer 61 will function as the storage-node capacitor plates 64.
It should be noted that the first planarization step described while referring to Figure 4 may be eliminated so that the second planarization step described while referring to both Figure 6A and Figure 6B may be employed both to planarize the mold layer 43 and to singulate the storage-node capacitor plates 64.
Referring now to Figure 7A, the filler material 62 has been removed and the mold layer 43 is thinned during an etch-back step until portions of the second conductive layer 61 which line both the recesses above the unetched three layer expanse 22 and the storage-node contact openings 51 extend above the surface of the mold layer 43. A cell dielectric layer 71 is then formed on at least the exposed surfaces of the remnants of the second polysilicon layer 61. In a preferred embodiment of the process, the cell dielectric layer is a silicon dioxide-silicon nitride-silicon dioxide sandwich, and the silicon nitride layer of this sandwich is blanket deposited via chemical vapor deposition. Following the formation of a cell dielectric layer 71, a conductive cell plate layer 72 is formed on top of the cell dielectric layer 71. In a preferred embodiment of the process, the cell plate layer 72 is also a layer of doped polysilicon. A silicon nitride etch stop layer 73 is then deposited on top of the cell plate layer 72. Referring now to Figure 7B, the filler material 62 has been removed and the mold layer 43 is thinned during an etch-back step until portions of the second polysilicon layer 61 which line the storage-node contact openings 51 extend above the surface of the mold layer 43. A cell dielectric layer 71 is then formed on at least the exposed surfaces of the remnants of the second polysilicon layer 61. In a preferred embodiment of the process, the cell dielectric layer is a silicon dioxide- silicon nitride-silicon dioxide sandwich, and the silicon nitride layer of this sandwich is blanket deposited via chemical vapor deposition. Following the formation of a cell dielectric layer 71 , a conductive cell plate layer 72 is formed on top of the cell dielectric layer 71. In a preferred embodiment of the process, the cell plate layer 72 is also a layer of doped polysilicon. A silicon nitride etch stop layer 73 is then deposited on top of the cell plate layer 72. Figure 7A is the departing point for two distinct variations of the process. Thus the process continues with either Figure 8B or Figure 8C.
Referring now to Figure 8A or 8B, the capacitive layers (the second conductive layer 61 , the cell dielectric layer 71 , and the cell plate layer 72) are removed from all but the cell array region through the use of a series of selective etch steps.
Referring now to Figure 8C, the capacitive layers (the second conductive layer
61 , the cell dielectric layer 71 , and the cell plate layer 72) are removed from all but the cell array region through the use of a series of selective etch steps, thus exposing the mold layer 43. The mold layer 43 is then thinned to a level that exposes the upper surface of the unetched three-layer expanse 22, yet does not expose the source/drain regions 81 of N-channel transistors 82 that are peripheral to the cell array.
Referring to Figure 9A, following the masking of the entire N-channel region with photoresist, and the masking of the unetched three-layer expanse 22 to provide a mask pattern for P-channel device gates, the in-process circuitry is etched to form those P-channel device gates 91. Referring to Figure 9B, following the masking of the entire N-channel region with photoresist, and the masking of the mold layer in the N-well region so as to provide a mask pattern 92 for P-channel device gates, the in-process circuitry is etched to form those P-channel device gates 91. It will be noted that the primary difference between the process of Figure 9A-and 9B at this stage is that patterning of the P-channel devices in Figure 9B will require an etch through the mold layer 43 before the three-layer expanse 22 is etchable.
Referring to Figure 9C, following the masking of the entire N-channel region with a photoresist blanket 91 , and the masking of the unetched three-layer expanse 22 to provide a photoresist mask pattern 92 for P-channel device gates, the in-process circuitry is etched to form those P-channel device gates 93.
Referring now to Figure 10A, 10B, or IOC, following a photoresist strip step, a silicon dioxide spacer layer (not shown) is deposited and subsequently anisotropically etched to form spacers 102 on the vertical sidewalls of the P-channel gates 91. It will be noted that non-functional spacers 103 are also formed on the sidewalls of all vertical structures in the N-channel region. Following spacer formation, P-channel source/drain regions 101 are formed with a blanket boron-trifluoride implant.
Although only several embodiments of the new process have been disclosed herein, it will be obvious to those having ordinary skill in the art that modification and changes may be made thereto without departing from the spirit and the scope of the process as hereinafter claimed. For example, although the process is described in the context of an N-well process, a P-well process or a "twin-tub" may be used with equivalent results. The terms "N-type region" and "P-type region" are intended to apply to any of the three cases.

Claims

We Claim:
1. A CMOS DRAM manufacturing process comprising the steps of:
(a) forming both N-type regions and P-type regions within an upper stratum of a silicon substrate;
(b) forming field isolation regions;
(c) forming a gate dielectric layer which covers an upper surface of the substrate except where covered by field isolation regions;
(d) forming a first conductive layer which covers said field isolation regions and the gate dielectric layer;
(e) patterning N-channel gates from a first portion of said first conductive layer, said first portion overlying said P-type regions, while leaving an unetched second portion of said first conductive layer, said second portion overlying the N-type regions;
(f) performing at least one N-channel source/drain implant;
(g) depositing an insulative mold layer which blankets both N-type regions and P-type regions
(h) etching storage-node contact openings through said insulative mold layer;
(i) forming a second conductive layer which blankets both N-type regions and P-type regions and lines said storage-node contact openings; (j) removing selected portions of said second conductive layer which are on an upper surface of said mold layer, while leaving other portions of said second conductive layer which line said storage-node contact openings, said other portions becoming individual storage-node capacitor plates for individual memory cells;
(k) forming a cell dielectric layer above said second conductive layer; and
(1) forming a third conductive layer above said cell dielectric layer.
2. The CMOS DRAM manufacturing process of claim 1 , further comprising the steps of:
(a) patterning P-channel gates having generally vertical sidewalls in the unetched portions of said first conductive layer;
(b) depositing a dielectric spacer layer;
(c) etching the spacer layer to form spacers on the vertical sidewalls of the P-channel gates; and
(d) performing a blanket P-channel source/drain implant.
3. The CMOS DRAM manufacturing process of Claim 1 , wherein said mold layer is thinned between steps 0) and (k) by removing mold layer material from an upper surface so as to expose an outer surface of each storage-node plate.
4. The CMOS DRAM manufacturing process of Claim 3, wherein a portion of said mold layer that overlies the N-type regions is removed simultaneously with the etching of said storage-node contact openings.
5. The CMOS DRAM manufacturing process of Claim 1, wherein the first conductive layer is conductively-doped polysilicon.
6. The CMOS DRAM manufacturing process of Claim 1 , wherein said first, second, and third conductive layers are conductively-doped polysilicon.
7. The CMOS DRAM manufacturing process of Claim 1 , wherein the cell dielectric layer contains silicon nitride.
8. The CMOS DRAM manufacturing process of Claim 1 , wherein boron trifluoride is the dopant impurity employed for the P-channel source/drain implant.
9. A process for manufacturing a CMOS dynamic random access memory on a silicon wafer, said process comprising the following steps:
(a) forming a first conductive layer on an upper surface of the wafer;
(b) patterning N-channel gates from a first portion of the first conductive layer, while leaving an unetched second portion of said first conductive layer from which P-channel gates will later be patterned; (c) performing at least one N-channel source/drain implant;
(d) depositing an insulative mold layer which completely overlies said upper surface;
(e) etching storage-node contact openings through said mold layer;
(f) forming storage-node plates within the storage-node contact openings from a second conductive layer;
(g) forming a cell dielectric layer on exposed surfaces of said storage-node plates;
(h) forming a third conductive layer which overlies said cell dielectric layer;
(i) patterning P-channel gates from said second portion of the first conductive layer, said P-channel gates having vertical sidewalls;
(j) depositing a dielectric spacer layer which overlies the upper surface of the wafer;
(k) anisotropically etching the spacer layer to form spacers on the vertical sidewalls of the P-channel gates; and
(1) performing a P-channel source/drain implant, which is offset from the sidewalls of the P-channel gates by the spacers.
10. The process of Claim 9, further comprising the step of thinning said mold layer after forming said storage-node plates so that at least an upper portion of each storage-node plate is no longer embedded in said mold layer.
11. The process of Claim 9, wherein a portion of said mold layer that overlies said second portion of the first conductive layer is removed simultaneously with the etching of said storage-node contact openings.
12. The CMOS DRAM manufacturing process of Claim 9, wherein said first, second, and third conductive layers are conductively-doped polysilicon.
13. A process for manufacturing a CMOS dynamic random access memory cell array on a silicon wafer, said process comprising the following steps:
(a) forming a conductive layer on an upper surface of the wafer;
(b) patterning gates for transistors having a channel of a first conductivity type from a first portion of the conductive layer, while leaving an unetched second portion of the conductive layer from which gates for transistors having a channel of a second conductivity type will later be patterned;
(c) performing at least one source/drain implant for the transistors having a channel of said first conductivity type;
(d) depositing an insulative mold layer which completely overlies said upper surface; (e) etching a cavity above each memory cell location, each cavity having a floor which is in electrical contact to a source/drain region of one of said transistors having a channel of said first conductivity type;
(f) fabricating a cell capacitor at each memory cell location by using the cavity at each location as a mold to form at least one plate of the capacitor;
(g) patterning gates for transistors having a channel of the second conductivity type from said second portion of the conductive layer, said gates for transistors having a channel of the second conductivity type having sidewalls;
(h) forming spacers on the sidewalls; and
(i) performing at least one source/drain implant for the transistors having a channel of said second conductivity type, said at least one implant being offset from the sidewalls of the gates for transistors having a channel of the second conductivity type by the spacers.
14. The process of Claim 13, which further comprises the step of etching away at least a portion of the mold layer subsequent to the forming of a first plate of each capacitor.
15. The process of Claim 13, wherein said first conductivity type is N-type and said second conductivity type is P-type.
16. The process of Claim 13, wherein capacitor plates are formed from conductively-doped polycrystalline silicon.
17. The process of Claim 16, wherein the capacitor plates are insulated from one another by a dielectric layer comprising silicon nitride.
18. The process of Claim 13, wherein the mold layer is boro-phospho-silicate glass.
19. The process of Claim 14, wherein a portion of the mold layer which overlies the unetched second portion of the conductive layer is removed during the etching of said cavities.
PCT/US1995/012767 1994-10-13 1995-10-13 Split-polysilicon cmos process for multi-megabit dynamic memories with stacked capacitor cells WO1996012301A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
KR1019970702330A KR100298761B1 (en) 1994-10-13 1995-10-13 A method for fabricating split polysilicon CMOS for multi-megabit dynamic memory with stacked container-type container cells
AU38893/95A AU3889395A (en) 1994-10-13 1995-10-13 Split-polysilicon cmos process for multi-megabit dynamic memories with stacked capacitor cells
JP08513291A JP3090690B2 (en) 1994-10-13 1995-10-13 Method of manufacturing split polysilicon CMOS for multi-megabit dynamic memory with stacked container-type capacitor cells
HK98105856A HK1006648A1 (en) 1994-10-13 1998-06-22 Split-polysilicon cmos process for multi-megabit dynamic memories incorporating stacked container capacitor cells

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/322,807 1994-10-13
US08/322,807 US5494841A (en) 1993-10-15 1994-10-13 Split-polysilicon CMOS process for multi-megabit dynamic memories incorporating stacked container capacitor cells

Publications (1)

Publication Number Publication Date
WO1996012301A1 true WO1996012301A1 (en) 1996-04-25

Family

ID=23256508

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1995/012767 WO1996012301A1 (en) 1994-10-13 1995-10-13 Split-polysilicon cmos process for multi-megabit dynamic memories with stacked capacitor cells

Country Status (8)

Country Link
US (2) US5494841A (en)
JP (1) JP3090690B2 (en)
KR (1) KR100298761B1 (en)
CN (1) CN1103123C (en)
AU (1) AU3889395A (en)
HK (1) HK1006648A1 (en)
TW (1) TW297156B (en)
WO (1) WO1996012301A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0862208A2 (en) * 1997-02-27 1998-09-02 Kabushiki Kaisha Toshiba Semiconductor device and method of manufacturing the same
DE10015278A1 (en) * 2000-03-28 2001-10-04 Infineon Technologies Ag Semiconductor memory with a memory cell array
US7525176B2 (en) * 2007-01-30 2009-04-28 International Business Machines Corporation Phase change memory cell design with adjusted seam location

Families Citing this family (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5525534A (en) * 1992-03-13 1996-06-11 Fujitsu Limited Method of producing a semiconductor device using a reticle having a polygonal shaped hole
ATE172510T1 (en) * 1994-11-23 1998-11-15 Isotec Franchise Systeme Gmbh METHOD FOR MOISTURE SEALING MASONRY
JP3532325B2 (en) * 1995-07-21 2004-05-31 株式会社東芝 Semiconductor storage device
US5760434A (en) * 1996-05-07 1998-06-02 Micron Technology, Inc. Increased interior volume for integrated memory cell
US6027970A (en) * 1996-05-17 2000-02-22 Micron Technology, Inc. Method of increasing capacitance of memory cells incorporating hemispherical grained silicon
KR100200705B1 (en) * 1996-06-08 1999-06-15 윤종용 Manufacture apparatus of semiconductor device, process condition of manufacture apparatus, method of manufacturing capacitor using the same
US5849624A (en) * 1996-07-30 1998-12-15 Mircon Technology, Inc. Method of fabricating a bottom electrode with rounded corners for an integrated memory cell capacitor
US5851898A (en) * 1996-08-23 1998-12-22 Mosel Vitelic, Inc. Method of forming stacked capacitor having corrugated side-wall structure
US5716883A (en) * 1996-11-06 1998-02-10 Vanguard International Semiconductor Corporation Method of making increased surface area, storage node electrode, with narrow spaces between polysilicon columns
KR100214524B1 (en) * 1996-11-27 1999-08-02 구본준 Manufacture of semiconductor device
US5798280A (en) * 1996-12-02 1998-08-25 Micron Technology, Inc. Process for doping hemispherical grain silicon
US6010932A (en) 1996-12-05 2000-01-04 Micron Technology, Inc. Fork-like memory structure for ULSI DRAM and method of fabrication
US5994166A (en) 1997-03-10 1999-11-30 Micron Technology, Inc. Method of constructing stacked packages
US6063656A (en) 1997-04-18 2000-05-16 Micron Technology, Inc. Cell capacitors, memory cells, memory arrays, and method of fabrication
US6258671B1 (en) 1997-05-13 2001-07-10 Micron Technology, Inc. Methods of providing spacers over conductive line sidewalls, methods of forming sidewall spacers over etched line sidewalls, and methods of forming conductive lines
US5936874A (en) * 1997-06-19 1999-08-10 Micron Technology, Inc. High density semiconductor memory and method of making
US5970340A (en) 1997-06-24 1999-10-19 Micron Technology, Inc. Method for making semiconductor device incorporating an electrical contact to an internal conductive layer
US6188097B1 (en) * 1997-07-02 2001-02-13 Micron Technology, Inc. Rough electrode (high surface area) from Ti and TiN
US5795805A (en) * 1997-08-04 1998-08-18 United Microelectronics Corporation Fabricating method of dynamic random access memory
US6048763A (en) * 1997-08-21 2000-04-11 Micron Technology, Inc. Integrated capacitor bottom electrode with etch stop layer
US5920763A (en) * 1997-08-21 1999-07-06 Micron Technology, Inc. Method and apparatus for improving the structural integrity of stacked capacitors
FR2768852B1 (en) * 1997-09-22 1999-11-26 Sgs Thomson Microelectronics REALIZATION OF AN INTERMETALLIC CAPACITOR
KR100273987B1 (en) * 1997-10-31 2001-02-01 윤종용 Dynamic random access memory device and manufacturing method thereof
US6126847A (en) 1997-11-24 2000-10-03 Micron Technology Inc. High selectivity etching process for oxides
US6229174B1 (en) 1997-12-08 2001-05-08 Micron Technology, Inc. Contact structure for memory device
US6369432B1 (en) 1998-02-23 2002-04-09 Micron Technology, Inc. Enhanced capacitor shape
TW421857B (en) * 1998-02-27 2001-02-11 Mosel Vitelic Inc Fabricating process and structure of lower electrode for capacitor
JP3246442B2 (en) * 1998-05-27 2002-01-15 日本電気株式会社 Method for manufacturing semiconductor device
KR100272670B1 (en) * 1998-07-02 2000-12-01 윤종용 A method of fabricating a semiconductor device
US6517669B2 (en) * 1999-02-26 2003-02-11 Micron Technology, Inc. Apparatus and method of detecting endpoint of a dielectric etch
US6303956B1 (en) 1999-02-26 2001-10-16 Micron Technology, Inc. Conductive container structures having a dielectric cap
US6358793B1 (en) * 1999-02-26 2002-03-19 Micron Technology, Inc. Method for localized masking for semiconductor structure development
US6180494B1 (en) * 1999-03-11 2001-01-30 Micron Technology, Inc. Integrated circuitry, methods of fabricating integrated circuitry, methods of forming local interconnects, and methods of forming conductive lines
US6223432B1 (en) 1999-03-17 2001-05-01 Micron Technology, Inc. Method of forming dual conductive plugs
US6639266B1 (en) 2000-08-30 2003-10-28 Micron Technology, Inc. Modifying material removal selectivity in semiconductor structure development
JP4876306B2 (en) * 2000-10-19 2012-02-15 ソニー株式会社 Manufacturing method of semiconductor device
US6498088B1 (en) 2000-11-09 2002-12-24 Micron Technology, Inc. Stacked local interconnect structure and method of fabricating same
US6338998B1 (en) * 2000-11-15 2002-01-15 Taiwan Semiconductor Manufacturing Company, Ltd Embedded DRAM fabrication method providing enhanced embedded DRAM performance
US6872658B2 (en) * 2001-11-30 2005-03-29 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating semiconductor device by exposing resist mask
CN100353567C (en) * 2003-11-19 2007-12-05 联华电子股份有限公司 Method of manufacturing variable capacitor
US20050275058A1 (en) * 2004-05-28 2005-12-15 Leibiger Steven M Method for enhancing field oxide and integrated circuit with enhanced field oxide
US8304834B2 (en) * 2005-01-27 2012-11-06 Globalfoundries Singapore Pte. Ltd. Semiconductor local interconnect and contact
DE102005039667A1 (en) * 2005-08-22 2007-03-01 Infineon Technologies Ag Producing a low aspect ratio structure and buried strap for a trench DRAM forms and fills trench in semiconductor substrate with initial and sacrificial layers and selectively removes especially at sidewalls
US7662648B2 (en) * 2005-08-31 2010-02-16 Micron Technology, Inc. Integrated circuit inspection system
CN101621028B (en) * 2008-07-02 2011-07-06 中芯国际集成电路制造(上海)有限公司 Method for reducing defects in memory cell capacitor

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH04112568A (en) * 1990-08-31 1992-04-14 Nec Corp Manufacture of semiconductor storage device
DE4234992A1 (en) * 1991-10-18 1993-04-22 Micron Technology Inc CMOS IC esp. DRAM, prodn. process - involves ten process temp. changes and masking steps, and gives high yield with reduced cost
US5292677A (en) * 1992-09-18 1994-03-08 Micron Technology, Inc. Reduced mask CMOS process for fabricating stacked capacitor multi-megabit dynamic random access memories utilizing single etch stop layer for contacts

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01120861A (en) * 1987-11-05 1989-05-12 Fujitsu Ltd Manufacture of cmos semiconductor device
US5030585A (en) * 1990-03-22 1991-07-09 Micron Technology, Inc. Split-polysilicon CMOS DRAM process incorporating selective self-aligned silicidation of conductive regions and nitride blanket protection of N-channel regions during P-channel gate spacer formation
US5134085A (en) * 1991-11-21 1992-07-28 Micron Technology, Inc. Reduced-mask, split-polysilicon CMOS process, incorporating stacked-capacitor cells, for fabricating multi-megabit dynamic random access memories
US5238862A (en) * 1992-03-18 1993-08-24 Micron Technology, Inc. Method of forming a stacked capacitor with striated electrode

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH04112568A (en) * 1990-08-31 1992-04-14 Nec Corp Manufacture of semiconductor storage device
DE4234992A1 (en) * 1991-10-18 1993-04-22 Micron Technology Inc CMOS IC esp. DRAM, prodn. process - involves ten process temp. changes and masking steps, and gives high yield with reduced cost
US5292677A (en) * 1992-09-18 1994-03-08 Micron Technology, Inc. Reduced mask CMOS process for fabricating stacked capacitor multi-megabit dynamic random access memories utilizing single etch stop layer for contacts

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 016, no. 360 (E - 1243) 4 August 1992 (1992-08-04) *

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0862208A2 (en) * 1997-02-27 1998-09-02 Kabushiki Kaisha Toshiba Semiconductor device and method of manufacturing the same
DE10015278A1 (en) * 2000-03-28 2001-10-04 Infineon Technologies Ag Semiconductor memory with a memory cell array
US6469335B2 (en) 2000-03-28 2002-10-22 Infineon Technologies Ag Semiconductor memory having a memory cell array
DE10015278B4 (en) * 2000-03-28 2004-09-23 Infineon Technologies Ag Semiconductor memory with a memory cell array
US7525176B2 (en) * 2007-01-30 2009-04-28 International Business Machines Corporation Phase change memory cell design with adjusted seam location

Also Published As

Publication number Publication date
AU3889395A (en) 1996-05-06
JP3090690B2 (en) 2000-09-25
JPH10507316A (en) 1998-07-14
CN1168741A (en) 1997-12-24
US5733809A (en) 1998-03-31
HK1006648A1 (en) 1999-03-12
KR100298761B1 (en) 2002-08-14
US5494841A (en) 1996-02-27
CN1103123C (en) 2003-03-12
KR970706607A (en) 1997-11-03
TW297156B (en) 1997-02-01

Similar Documents

Publication Publication Date Title
US5494841A (en) Split-polysilicon CMOS process for multi-megabit dynamic memories incorporating stacked container capacitor cells
US5150276A (en) Method of fabricating a vertical parallel cell capacitor having a storage node capacitor plate comprising a center fin effecting electrical communication between itself and parallel annular rings
US5716862A (en) High performance PMOSFET using split-polysilicon CMOS process incorporating advanced stacked capacitior cells for fabricating multi-megabit DRAMS
US5240871A (en) Corrugated storage contact capacitor and method for forming a corrugated storage contact capacitor
US5134085A (en) Reduced-mask, split-polysilicon CMOS process, incorporating stacked-capacitor cells, for fabricating multi-megabit dynamic random access memories
US5192703A (en) Method of making tungsten contact core stack capacitor
US5065273A (en) High capacity DRAM trench capacitor and methods of fabricating same
US5168073A (en) Method for fabricating storage node capacitor having tungsten and etched tin storage node capacitor plate
US6376304B1 (en) Semiconductor memory device and a method for fabricating the same
US6365452B1 (en) DRAM cell having a vertical transistor and a capacitor formed on the sidewalls of a trench isolation
US6235574B1 (en) High performance DRAM and method of manufacture
US5262662A (en) Storage node capacitor having tungsten and etched tin storage node capacitor plate
US5733808A (en) Method for fabricating a cylindrical capacitor for a semiconductor device
US5518948A (en) Method of making cup-shaped DRAM capacitor having an inwardly overhanging lip
US6358812B1 (en) Methods of forming storage capacitors
KR19990013415A (en) Semiconductor device and method for forming the same
JPH05283640A (en) Manufacture of dynamic random access memory device and manufacture thereof
US6174767B1 (en) Method of fabrication of capacitor and bit-line at same level for 8F2 DRAM cell with minimum bit-line coupling noise
US5900658A (en) Logic and single level polysilicon DRAM devices fabricated on the same semiconductor chip
US6010933A (en) Method for making a planarized capacitor-over-bit-line structure for dynamic random access memory (DRAM) devices
US5702968A (en) Method for fabricating a honeycomb shaped capacitor
US6100131A (en) Method of fabricating a random access memory cell
JPH08250677A (en) Semiconductor memory device and its fabrication method
KR960006718B1 (en) Memory capacitor in semiconductor device and the method for fabricating the same
US5585303A (en) Method for manufacturing a stacked/trench DRAM capacitor

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 95196596.4

Country of ref document: CN

AK Designated states

Kind code of ref document: A1

Designated state(s): AL AM AT AU BB BG BR BY CA CH CN CZ DE DK EE ES FI GB GE HU IS JP KE KG KP KR KZ LK LR LT LU LV MD MG MN MW MX NO NZ PL PT RO RU SD SE SG SI SK TJ TT UA UG UZ VN

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): KE MW SD SZ UG AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 1019970702330

Country of ref document: KR

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWP Wipo information: published in national office

Ref document number: 1019970702330

Country of ref document: KR

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: CA

WWR Wipo information: refused in national office

Ref document number: 1019970702330

Country of ref document: KR