US9510478B2 - Cooling device including etched lateral microchannels - Google Patents

Cooling device including etched lateral microchannels Download PDF

Info

Publication number
US9510478B2
US9510478B2 US13/923,070 US201313923070A US9510478B2 US 9510478 B2 US9510478 B2 US 9510478B2 US 201313923070 A US201313923070 A US 201313923070A US 9510478 B2 US9510478 B2 US 9510478B2
Authority
US
United States
Prior art keywords
trench
substrate
sloped wall
metal layer
channels
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/923,070
Other versions
US20140376183A1 (en
Inventor
Steve Chang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Honeywell International Inc
Original Assignee
Honeywell International Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Honeywell International Inc filed Critical Honeywell International Inc
Priority to US13/923,070 priority Critical patent/US9510478B2/en
Assigned to HONEYWELL INTERNATIONAL INC. reassignment HONEYWELL INTERNATIONAL INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHANG, STEVE
Priority to EP14171680.3A priority patent/EP2816595A2/en
Priority to JP2014125225A priority patent/JP2015008290A/en
Publication of US20140376183A1 publication Critical patent/US20140376183A1/en
Application granted granted Critical
Publication of US9510478B2 publication Critical patent/US9510478B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/46Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements involving the transfer of heat by flowing fluids
    • H01L23/473Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements involving the transfer of heat by flowing fluids by flowing liquids
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K7/00Constructional details common to different types of electric apparatus
    • H05K7/20Modifications to facilitate cooling, ventilating, or heating
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K13/00Apparatus or processes specially adapted for manufacturing or adjusting assemblages of electric components
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/06Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4871Bases, plates or heatsinks
    • H01L21/4882Assembly of heatsink parts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base

Definitions

  • the disclosure describes cooling devices for microelectronic chips and techniques for forming such cooling devices.
  • Microelectronic chips produce heat due to electrical resistance of the chip.
  • microelectronic chips may be cooled by conduction to a heat spreader or a heat sink and/or by convection. In some examples, however, such cooling mechanisms may not be sufficient to cool the microelectronic chip and/or may occupy too large a volume for the size of the system in which the microelectronic ship is being utilized.
  • the cooling devices each include a substrate defining a first trench, a second trench, and a plurality of fluidic channels extending between the first trench and the second trench.
  • the fluidic channels of the plurality of fluidic channels are oriented substantially parallel to a major surface of the substrate.
  • the major surface of the substrate may be attached to a microelectronic chip, and an effective cooling area of the cooling device may be increased, e.g., compared to a cooling device in which cooling channels do not run substantially parallel to the major surface of the substrate. This may allow the cooling device to effectively cool the attached microelectronic chip.
  • the substrate may include silicon.
  • photolithography processes such as chemical etching, may be used to form the trenches and fluidic channels.
  • the substrate of the cooling device may be attached to a semiconductor substrate of the microelectronic device to be cooled using the cooling device, which may facilitate effective cooling of the microelectronic device.
  • the disclosure describes a method for forming a cooling device.
  • the method may include forming a first trench comprising a first sloped wall and a second sloped wall in a substrate.
  • the method also may include forming a second trench comprising a third sloped wall and a fourth sloped wall in the substrate.
  • the third sloped wall may be adjacent to the second sloped wall.
  • the method also includes depositing a metal on the first sloped wall, the second sloped wall, and the third sloped wall.
  • the method further includes forming a plurality of apertures in the metal on the second sloped wall and etching a plurality of channels between the second sloped wall and the third sloped wall.
  • the disclosure describes a cooling system comprising a silicon substrate defining a first trench, a second trench, and a plurality of channels extending between the first trench and the second trench.
  • the silicon substrate also defines a first surface and a second surface substantially opposite to and substantially parallel to the first surface, and each of the plurality of channels extends substantially parallel to the surface of the silicon substrate.
  • the cooling system also may include a microelectronic device comprising a heat-generating area, wherein the microelectronic device is attached to the first surface or the second surface of the silicon substrate. The heat-generating area is adjacent to the first surface or the second surface and at a position between the first trench and the second trench.
  • the disclosure describes a system comprising a silicon substrate defining a first trench and a second trench.
  • the first trench may comprise a first sloped wall and a second sloped wall
  • the second trench may comprise a third sloped wall and a fourth sloped wall.
  • the second sloped wall may be adjacent to the third sloped wall.
  • the system also may include a first metal layer formed on the first sloped wall and the second sloped wall and a second metal layer formed on the third sloped wall.
  • FIG. 1 is a flow diagram illustrating an example of a technique for forming a cooling device including a plurality of fluidic channels extending substantially parallel to a major surface of the cooling device.
  • FIGS. 2A-2H are conceptual and schematic block diagrams illustrating various steps of the example technique of FIG. 1 .
  • FIG. 3 is a conceptual and schematic block diagram illustrating an example of a cooling device implemented in an open system.
  • FIG. 4 is a conceptual and schematic block diagram illustrating an example of a cooling device implemented in a closed system.
  • FIG. 5 is a flow diagram illustrating an example of a technique for forming a cooling device including a plurality of fluidic channels extending substantially parallel to a major surface of the cooling device.
  • FIGS. 6A-6I are conceptual and schematic block diagrams illustrating various steps of the example technique of FIG. 5 .
  • FIG. 7 is a conceptual and schematic block diagram illustrating an example of a cooling device implemented in an open system.
  • the cooling devices each include a substrate defining a first trench, a second trench, and a plurality of fluidic channels extending between the first trench and the second trench.
  • at least some fluidic channels of the plurality of fluidic channels are oriented substantially parallel to a major surface of the substrate.
  • the major surface of the substrate may be attached to a microelectronic chip, and an effective cooling area of the cooling device may be increased, e.g., compared to a cooling device in which cooling channels do not run substantially parallel to the major surface of the substrate. This may allow the cooling device to more effectively cool the attached microelectronic chip.
  • the substrate may include a semiconductor substrate material, such as, for example, silicon.
  • a semiconductor substrate material such as, for example, silicon.
  • photolithography processes such as chemical etching, may be used to form the trenches and fluidic channels.
  • the semiconductor substrate of the cooling device may be attached to a semiconductor substrate of the microelectronic device to be cooled, which may facilitate effective cooling of the microelectronic device.
  • FIG. 1 is a flow diagram illustrating an example of a technique for forming a cooling device including a plurality of fluidic channels extending substantially parallel to a major surface of the cooling device. For purposes of illustration only, the technique of FIG. 1 will be described with concurrent reference to the conceptual and schematic block diagrams shown in FIGS. 2A-2G .
  • the technique of FIG. 1 includes forming first and second trenches in a substrate 22 ( 12 ).
  • substrate 22 includes silicon.
  • forming the first and second trenches may include masking and etching.
  • a photoresist may be deposited on a surface 26 of a substrate 22 .
  • surface 26 may be a ( 100 ) surface of a substrate 22 that includes silicon.
  • the photoresist may be exposed to suitable light source in a predetermined pattern to develop the photoresist.
  • the predetermined pattern may correspond to the shape of the trenches at surface 26 , in which photoresist over the eventual location of the trenches is left unexposed and the remaining photoresist is exposed. Excess and undeveloped photoresist then may be removed, leaving the patterned, exposed photoresist 24 formed on surface 26 , as shown in FIG. 2A . In some examples, an oxide or mask layer is present on surface 26 under the patterned photoresist.
  • first trench 28 a and second trench 28 b are etched to form first trench 28 a and second trench 28 b (collectively, “trenches 28 ”), as shown in FIG. 2B .
  • trenches 28 may be generally rectangular in shape, as viewed above from above surface 26 , e.g., in the x-y plane (where orthogonal x-y-x axes are shown in FIG. 2B for sake of illustration only). Additionally, in some examples, trenches 28 may extend substantially parallel to each other, e.g., in the direction of the y-axis shown in FIG. 2B .
  • first trench 28 a includes first sloped wall 30 and second sloped wall 32 .
  • second trench 28 b includes third sloped wall 34 and fourth sloped wall 36 .
  • Second sloped wall 32 of first trench 28 a may be adjacent to (e.g., next to) third sloped wall 34 of second trench 28 b . Any of these features of trenches 28 may be used in combination with each other.
  • Sloped walls 30 , 32 , 34 , and 36 may be formed by anisotropic etching of substrate 22 .
  • various etchants may anisotropically etch silicon, such that a resulting structure after etching includes sloped walls.
  • Example etchants that anisotropically etch silicon include potassium hydroxide (KOH), ethylenediamine pyrocatechol (EDP), tetramethylammonium hydroxide (TMAH).
  • KOH may have etch silicon in the ⁇ 100> direction at a rate about 400 times higher than in the ⁇ 111> direction.
  • EDP may have a ⁇ 100>/ ⁇ 111> selectivity of about 17 ⁇ .
  • TMAH may have a selectivity between ⁇ 100 ⁇ and ⁇ 111 ⁇ planes of about 37 ⁇ .
  • trenches 28 may include a v-shaped cross-section (e.g., in the x-z plane in the example shown in FIG. 2B ).
  • first trench 28 a and second trench 28 b at surface 26 e.g., in the x-y plane of FIG. 2B
  • the points of first trench 28 a and second trench 28 b may or may not align in the z-axis direction of FIG. 2B .
  • first trench 28 a and second trench 28 b may have substantially similar cross-sectional profiles in the x-z and y-z planes of FIG. 2B .
  • first trench 28 a and second trench 28 b may have different cross-sectional profiles in the x-z and/or the y-z planes of FIG. 2B .
  • trenches 28 may include substantially flat bottoms that are substantially parallel to surface 26 .
  • a metal layer 38 may be deposited on first sloped wall 30 , second sloped wall 32 , third sloped wall 34 , and, optionally, on fourth sloped wall 36 ( 14 ).
  • metal layer 38 may be deposited directly on substrate 22 , e.g., directly on the silicon.
  • a layer of electrical insulator, such as silicon oxide first may be formed on at least a portion of substrate 22 , e.g., on the horizontal surfaces of surface 26 and on fourth sloped wall 36 , and metal layer 38 may be deposited on at least some portions of the layer of insulator.
  • metal layer 38 may include, for example, gold, platinum, chromium, tungsten, or the like.
  • Metal layer 38 may be deposited using any of a variety of processes, such as, for example, a physical vapor deposition (PVD) process, a chemical vapor deposition (CVD) process, sputtering, or the like.
  • PVD physical vapor deposition
  • CVD chemical vapor deposition
  • Metal layer 38 may be deposited on at least portions of first sloped wall 30 , second sloped wall 32 , third sloped wall 34 , and, optionally, fourth sloped wall 36 , directly on substrate 22 (e.g., silicon) or on the layer of insulator. Metal layer 38 may function as an electrical contact for a voltage supply during subsequent processing, a mirror for reflecting light radiation, and a mask for preventing etching of covered portions of substrate 22 , as will be described below. In some examples, as shown in FIG. 2C , metal layer 38 may substantially fully cover first sloped wall 30 , second sloped wall 32 , third sloped wall 34 , and fourth sloped wall 36 .
  • a plurality of apertures may be formed in metal layer 38 over second sloped wall 32 ( 16 ).
  • the plurality of apertures may be formed by first covering surface 26 , first sloped wall 30 , second sloped wall 32 , third sloped wall 34 , and fourth sloped wall 36 with a photoresist.
  • the photoresist may be exposed to suitable light radiation in a predetermined pattern to develop the photoresist.
  • the predetermined pattern may correspond to the shape of the apertures in metal layer 38 at second sloped wall 32 , in which photoresist over the eventual location of the apertures is left unexposed and the remaining photoresist is exposed.
  • the predetermined pattern also may include an undeveloped portion between first trench 28 a and second trench 28 b , which will result in removal of metal from the space between first trench 28 a and second trench 28 b , thereby electrically separating the electrically conductive material in metal layer 38 over first trench 28 a from the electrically conductive material in metal layer 38 over second trench 28 b . Excess and undeveloped photoresist then may be removed, leaving the patterned, exposed photoresist.
  • metal layer 38 may be etched using a suitable etchant selective for the material in metal layer 38 .
  • a suitable etchant selective for the material in metal layer 38 .
  • the etchant may include aqua regia (a mixture of nitric acid and hydrochloric acid).
  • FIG. 2D the resulting structure is as shown in FIG. 2D , in which a plurality of apertures 40 extending to substrate 22 are formed in metal layer 38 at second sloped wall 32 .
  • Apertures 40 may correspond to locations at which substrate 22 may be etched to form fluidic channels in substrate 22 .
  • three apertures 46 are shown in FIG. 2D , in other examples, more than three apertures, such as at least three apertures, may be formed in metal layer 38 over second sloped wall 32 .
  • metal layer 38 has been removed from surface 26 between first trench 28 a and second trench 28 b.
  • the technique of FIG. 1 also may include etching a plurality of channels between first trench 28 a and second trench 28 b ( 18 ).
  • the number of channels corresponds to the number of apertures formed in metal layer 38 .
  • exposed surface of substrate 22 not to be etched e.g., exposed portions of surface 26
  • the etching process may be performed by exposing substrate 22 to a chemical etchant at apertures 40 .
  • the etchant includes hydrofluoric acid. As shown in FIG.
  • the etching process may include attaching a voltage source 42 between a first electrode proximate to the portion of metal layer 38 at first trench 28 a and a second electrode electrically coupled to the portion of metal layer 38 or etchant at second trench 28 b .
  • the portions of metal layer 38 at first trench 28 a may be electrically isolated from the portion of metal layer 38 at second trench 28 b in some examples, such as the example shown in FIG. 2E .
  • the second electrode electrically coupled to metal layer 38 at second trench 28 b may act as an anode and the first electrode proximate to metal layer 38 at first trench 28 a may act as a cathode when the voltage is supplied from voltage source 42 .
  • Etching the plurality of channels between first trench 28 a and second trench 28 b ( 18 ) also can include directing light radiation 44 (e.g., light) at first sloped wall 30 .
  • metal layer 38 may be reflective
  • metal layer 38 at first sloped wall 30 may reflect at least some of light radiation 44 towards apertures 40 .
  • the angle of first sloped wall 30 and the angle of incidence of light radiation 44 may be selected such that at least some of the radiation reflected by metal layer 38 at sloped wall 30 is directed toward apertures 40 in a direction substantially parallel to surface 26 (e.g., substantially parallel to the x-axis in FIG. 2E , where orthogonal x-y-z axes are shown in FIG. 2E for purposes of illustration only).
  • the combination of the applied voltage difference and the reflected light radiation 44 may influence the direction of etching when substrate 22 is exposed to the chemical etchant.
  • the electric field generated by the applied voltage between the first electrode proximate to metal layer 38 at first trench 28 a and the second electrode electrically coupled to metal layer 38 at second trench 28 b may influence the direction of etching as the chemical etchant, causing the etching to occur in a direction substantially parallel to surface 26 between apertures 40 and second trench 28 b .
  • the reflected light radiation 44 may activate the chemical etchant, and may be directed substantially parallel to surface 26 . As shown in FIG. 2F , this may result in a plurality of channels 46 formed in substrate 22 .
  • Each of the plurality of channels 46 extends from a respective one of apertures 40 to metal layer 38 at third sloped wall 34 .
  • Channels 46 may extend substantially parallel (e.g., parallel or nearly parallel) to surface 26 (e.g., in the x-axis direction of FIG. 2F , where orthogonal x-y-z axes are shown in FIG. 2F and the other figures for purposes of illustration only).
  • FIGS. 2G and 2H are conceptual and schematic block diagrams illustrating a view of cooling device 50 taken along cross-sectional line A-A shown in FIG. 2G .
  • plurality of channels 46 include more than three channels, and are spaced along the y-axis direction of FIG.
  • cooling device 50 includes the same number of apertures 40 as cooling channels 46 .
  • Cooling device 50 may be used to cool microelectronic devices, such as integrated circuits, substrates including through silicon vias (TSVs), or the like. As channels 46 extend substantially parallel to surface 26 , a cooling area, in which channels 46 are adjacent to surface 26 , may be larger than in cooling devices in which the cooling channels extend perpendicular to surface 26 .
  • TSVs through silicon vias
  • cooling device 50 may be attached to at least one other substrate to form a cooling system.
  • FIG. 3 is a conceptual and schematic block diagram illustrating cooling device 50 implemented in an open cooling system 51 .
  • cooling device 50 is attached to a second substrate 52 and a third substrate 54 .
  • Second substrate 52 may be attached to surface 26 of cooling device 50 , and may define first channel 60 a and second channel 60 b , which extend through a thickness of second substrate 52 (extending in the z-axis direction in FIG. 3 ).
  • First channel 60 a and second channel 60 b may fluidly connect to a fluid source and fluid sink (which may be the same structure, such as a coolant reservoir), and may fluidically connect trenches 28 and channels 46 to the fluid source and fluid sink.
  • a fluid source and fluid sink which may be the same structure, such as a coolant reservoir
  • Third substrate 54 may be attached to surface 56 of cooling device 50 , which is substantially opposite to and substantially parallel to surface 26 of cooling device 50 .
  • Third substrate 54 may be a substrate of a microelectronic device, and includes heat-generating area 58 , which may include heat-generating circuitry, such as transistors or the like, which may generate heat during operation.
  • heat-generating area 58 is adjacent to channels 46 (e.g., is located adjacent to surface 56 between first trench 28 a and second trench 28 b ). This allows heat to be transferred from heat-generating area 58 to substrate 22 of cooling device 50 .
  • Substrate 22 may include a thermally conductive material, such as silicon, and may thus be an effective heat sink.
  • Heat in substrate 22 may be transferred to a coolant flowing through channels 46 (e.g., from first trench 28 a to second trench 28 b or vice versa).
  • cooling device 50 may be a cooling device for heat-generating area 58 .
  • the distance between first trench 28 a and second trench 28 b at the points of first trench 28 a and second trench 28 b closest to second surface 56 (to which third substrate 54 is attached), measured in the direction of the x-axis of FIG. 3 is greater than a length of heat-generating area 58 (measured in the direction of the x-axis of FIG. 3 ).
  • cooling system 51 may be designed such that it is a single-phase cooling system, in which the cooling fluid exists as substantially a single phase (e.g., liquid or gas) throughout the cooling system.
  • cooling system 51 may be designed such that it is a multi-phase (e.g., dual-phase) cooling system, in which the cooling fluid changed phases (e.g., from liquid to gas) as the cooling fluid flows through channels 46 , and then is cooled to return to the liquid phase, e.g., at the reservoir or an external radiator.
  • FIG. 3 illustrates an example in which cooling device 50 is implemented in an open system, e.g., in which cooling fluid flows to an external reservoir, and, in some examples, may be pumped through channels 46 .
  • cooling device 50 may be implemented in a closed system.
  • FIG. 4 is a conceptual and schematic diagram illustrating an example of cooling device 50 implemented in a closed cooling system 70 .
  • Closed cooling system 70 includes cooling device 50 , second substrate 72 , and third substrate 80 .
  • Second substrate 72 defines a cavity 74 , a first channel 76 a , and a second channel 76 b .
  • First channel 76 a and second channel 76 b extend from cavity 74 to surface 78 of second substrate 72 .
  • first trench 28 a and second trench 28 b extend to second surface 56 of substrate 22 .
  • first channel 76 a fluidly connects cavity 74 to first trench 28 a
  • second channel 76 b fluidly connects cavity 74 to second trench 28 b .
  • cavity 74 , first channel 76 a , first trench 28 a , channels 46 , second trench 28 b , and second channel 76 b from a fluid circuit through which cooling fluid can flow.
  • First surface 26 of cooling device 50 is attached to third substrate 80 .
  • Third substrate 80 may be a substrate of a microelectronic device, and includes heat-generating area 82 , which may include heat-generating circuitry, such as transistors or the like. As shown in FIG. 4 , heat-generating area 82 is disposed adjacent to channels 46 (e.g., is located adjacent to first surface 26 between first trench 28 a and second trench 28 b ). This allows heat to be transferred from heat-generating area 82 to substrate 22 of cooling device 50 .
  • Substrate 22 may include a thermally conductive material, such as silicon, and may thus be an effective heat sink.
  • Heat in substrate 22 may be transferred to a coolant flowing through channels 46 (e.g., from first trench 28 a to second trench 28 b or vice versa).
  • cooling device 50 may be a cooling device for heat-generating area 82 .
  • the distance between first trench 28 a and second trench 28 b at the points of first trench 28 a and second trench 28 b closest to first surface 26 (to which third substrate 80 is attached), measured in the direction of the x-axis of FIG. 4 is greater than or substantially equal to a length of heat-generating area 82 (measured in the direction of the x-axis of FIG. 4 ).
  • cooling system 70 may be designed such that it is a single-phase cooling system, in which the cooling fluid exists as substantially a single phase (e.g., liquid or gas) throughout the cooling system.
  • cooling system 70 may be designed such that it is a multi-phase (e.g., dual-phase) cooling system, in which the cooling fluid changed phases (e.g., from liquid to gas) as the cooling fluid flows through channels 46 , and then is cooled to return to the liquid phase, e.g., at the reservoir (e.g., cavity 74 ) or an external radiator.
  • cooling system 70 is a closed system that may rely upon thermal gradient-driven convection to drive the flow of fluid through cavity 74 , first channel 76 a , first trench 28 a , channels 46 , second trench 28 b , and second channel 76 b .
  • cooling fluid may flow from first trench 28 a through channels 46 , at which point the cooling fluid is heated due to heat transfer from heat-generating area 82 via substrate 22 .
  • the cooling fluid may begin to cool, which may increase the density of the fluid, and cause the fluid to sink (e.g., when cavity 74 is located below second trench 28 b relative to gravity).
  • This process may be particularly effective at driving flow when the cooling fluid changes phases, e.g., from a liquid to a gas, as the fluid flows through channels 46 , and then condenses in second trench 28 b.
  • FIGS. 1-4 illustrate examples in which the first trench 28 a and second trench 28 b are formed in the same surface of substrate 22 .
  • the first trench and second trench need not be formed in the same surface of a substrate.
  • FIG. 5 is a flow diagram illustrating an example of a technique for forming a cooling device including a plurality of fluidic channels extending substantially parallel to a major surface of the cooling device. For purposes of illustration only, the technique of FIG. 5 will be described with concurrent reference to the conceptual and schematic block diagrams shown in FIGS. 6A-6I .
  • the technique of FIG. 5 includes forming a first trench in a first surface of a substrate 112 ( 92 ).
  • Substrate 112 may include silicon in some examples.
  • forming the first and second trenches may include masking and etching.
  • a photoresist may be deposited on a first surface 116 of substrate 112 .
  • first surface 116 may be a ( 100 ) surface of a substrate 112 that includes silicon.
  • the photoresist then may be developed and excess and undeveloped photoresist then may be removed, leaving the patterned, exposed photoresist 114 formed on first surface 116 , as shown in FIG. 6A .
  • an oxide or mask layer is present on first surface 116 under the patterned photoresist.
  • first trench 118 a may be formed by anisotropic etching of substrate 22 .
  • various etchants may anisotropically etch silicon, such that a resulting structure after etching includes sloped walls.
  • Example etchants that anisotropically etch silicon include potassium hydroxide (KOH), ethylenediamine pyrocatechol (EDP), tetramethylammonium hydroxide (TMAH).
  • KOH may have etch silicon in the ⁇ 100> direction at a rate about 400 times higher than in the ⁇ 111> direction.
  • EDP may have a ⁇ 100>/ ⁇ 111> selectivity of abut 17 ⁇ .
  • TMAH may have a selectivity between ⁇ 100 ⁇ and ⁇ 111 ⁇ planes of about 37 ⁇ .
  • first trench 118 a may include a v-shaped cross-section (taken along the x-z plane). However, if etching is stopped before completion, trench 118 a may include a substantially flat bottom (e.g., substantially planar in the x-y plane) substantially parallel to first surface 116 . After the etching is complete, the patterned, exposed photoresist 114 may be removed, leaving first surface 116 uncovered.
  • second trench 118 b may be formed in second surface 126 of substrate 112 ( 94 ).
  • forming second trench 118 b may include masking and etching, similar to the technique used to form first trench 118 a .
  • a photoresist may be deposited on a second surface 126 of substrate 112 .
  • second surface 126 may be a ( 100 ) surface of a substrate 112 that includes silicon.
  • the photoresist then may be developed and excess and undeveloped photoresist then may be removed, leaving the patterned, exposed photoresist 124 formed on second surface 126 , as shown in FIG. 6C .
  • an oxide or mask layer is present on second surface 126 under the patterned photoresist.
  • Portions of substrate 112 then may be anisotropically etched to form second trench 118 b , which includes third sloped wall 128 and fourth sloped wall 130 , as shown in FIG. 6D .
  • the patterned, exposed photoresist 124 may be removed, leaving second surface 126 uncovered.
  • metal layers on at least some of sloped walls 120 , 122 , 128 , and 130 may be deposited on first sloped wall 120 , second sloped wall 122 , third sloped wall 128 , and, optionally, on fourth sloped wall 130 .
  • metal layer 132 may be deposited on first sloped wall 120 and second sloped wall 122
  • a second metal layer 134 may be deposited on third sloped wall 128 and fourth sloped wall 130 .
  • first metal layer 132 may also be deposited over at least a portion of first surface 116 and/or second metal layer 134 may be deposited over at least a portion of second surface 126 .
  • first metal layer 132 and/or second metal layer 134 may be deposited directly on substrate 112 , e.g., directly on the silicon.
  • a layer of electrical insulator, such as silicon oxide first may be formed on at least a portion of substrate 112 , e.g., on the horizontal surfaces of first surface 116 and/or second surface 126 , and first metal layer 132 and/or second metal layer 134 may be deposited on at least some portions of the layer of insulator.
  • First metal layer 132 and/or second metal layer 134 may function as an electrical contact for a voltage supply during subsequent processing, a mirror for reflecting light radiation, and/or a mask for preventing etching of covered portions of substrate 112 , as will be described below.
  • first and second metal layers 132 and 134 may be formed in first metal layer 132 over second sloped wall 122 ( 98 ), as shown conceptually in FIG. 6F .
  • two apertures 136 are shown in FIG. 6F , in other examples, more than two apertures, such as at least two apertures, may be formed in first metal layer 132 over second sloped wall 122 .
  • Apertures 136 may correspond to locations at which substrate 112 may be etched to form fluidic channels in substrate 112 .
  • the technique of FIG. 5 also may include etching a plurality of channels between first trench 118 a and second trench 118 b ( 100 ), shown conceptually in FIGS. 6G and 6H .
  • the exposed surface of substrate 112 not to be etched and not covered in by first metal layer 132 or second metal layer 134 may be masked with an oxide or other insulator to prevent etching of these portions of substrate 112 .
  • the etching process may be performed by exposing uncovered surfaces of substrate 112 to a chemical etchant at apertures 136 .
  • the etchant includes hydrofluoric acid.
  • the etching process may include attaching a voltage source 140 between a first electrode proximate to first metal layer 132 at first trench 118 a and a second electrode electrically coupled to second metal layer 134 at second trench 118 b .
  • the second electrode electrically coupled to second metal layer 134 at second trench 118 b may act as an anode and the first electrode proximate to first metal layer 132 at first trench 118 a may act as a cathode when the voltage is supplied from voltage source 140 .
  • Etching the plurality of channels between first trench 118 a and second trench 118 b ( 100 ) also can include directing light radiation 138 (e.g., light) at first sloped wall 120 .
  • first metal layer 132 may be reflective
  • first metal layer 132 at first sloped wall 120 may reflect at least some of light radiation 138 towards apertures 136 .
  • the angle of first sloped wall 120 and the angle of incidence of light radiation 138 may be selected such that at least some of the radiation reflected by first metal layer 132 at first sloped wall 120 is directed toward apertures 136 in a direction substantially parallel to first surface 116 and second surface 126 (e.g., substantially parallel to the x-axis in FIG. 6G , where orthogonal x-y-z axes are shown in FIG. 6G for purposes of illustration only).
  • the combination of the applied voltage difference and the reflected light radiation 138 may influence the direction of etching when substrate 112 is exposed to the chemical etchant.
  • the electric field generated by the applied voltage between the first electrode proximate to first metal layer 132 at first trench 118 a and the second electrode electrically coupled to second metal layer 134 at second trench 118 b may influence the direction of etching as the chemical etchant, causing the etching to occur in a direction substantially parallel to first surface 116 and/or second surface 126 between apertures 136 and second trench 118 b .
  • the reflected light radiation 138 may activate the chemical etchant, and may be directed substantially parallel to first surface 116 and/or second surface 126 . As shown in FIG.
  • each of the plurality of channels 142 extends from a respective one of apertures 136 to second metal layer 134 at third sloped wall 128 .
  • Channels 142 may extend substantially parallel (e.g., parallel or nearly parallel) to first surface 116 and/or second surface 126 (e.g., in the x-axis direction of FIG. 6H , where orthogonal x-y-z axes are shown for purposes of illustration only).
  • first metal layer 132 and second metal layer 134 may be removed from substrate 112 ( 102 ), using, for example, wet etching with a chemical etchant selective for the metal(s) which first metal layer 132 and second metal layer 134 comprise.
  • the resulting cooling device 144 is shown in FIG. 6I .
  • channels 142 extend between first trench 118 a and second trench 118 b , and lie substantially parallel to first surface 116 and second surface 126 .
  • cooling device 144 may be attached to at least one other substrate to form a cooling system.
  • FIG. 7 is a conceptual and schematic block diagram illustrating cooling device 144 implemented in an open cooling system 150 .
  • cooling device 144 is attached to a second substrate 152 and a third substrate 154 .
  • Second substrate 152 may be attached to first surface 116 of cooling device 144 , and may define a first channel 160 .
  • First channel 160 may fluidly connect to a fluid source or fluid sink (which may be the same structure in some examples, such as a coolant reservoir).
  • Second substrate 152 may be a substrate of a microelectronic device, and includes first heat-generating area 156 , which may include heat-generating circuitry, such as transistors or the like. As shown in FIG. 7 , first heat-generating area 156 is adjacent to channels 142 (e.g., is located adjacent to first surface 116 between first trench 118 a and second trench 118 b ). This allows heat to be transferred from first heat-generating area 156 to substrate 112 of cooling device 114 . Substrate 112 may include a thermally conductive material, such as silicon, and may thus be an effective heat sink.
  • Heat in substrate 112 may be transferred to a coolant flowing through channels 142 (e.g., flowing from first trench 118 a to second trench 118 b or vice versa).
  • cooling device 144 may be a cooling device for first heat-generating area 156 .
  • Third substrate 154 may be attached to second surface 126 of cooling device 144 , which is substantially opposite to and substantially parallel to first surface 116 of cooling device 144 .
  • Third substrate 154 may be a substrate of a microelectronic device, and includes second heat-generating area 158 , which may include heat-generating circuitry, such as transistors or the like.
  • second heat-generating area 158 is adjacent to channels 142 (e.g., is located adjacent to second surface 126 between first trench 118 a and second trench 118 b ). This allows heat to be transferred from second heat-generating area 158 to substrate 112 of cooling device 144 . Heat in substrate 112 may be transferred to a coolant flowing through channels 142 .
  • cooling device 144 also may be a cooling device for second heat-generating area 158 .
  • Third substrate 154 also may define a second channel 162 .
  • Second channel 162 may fluidly connect to a fluid source or fluid sink (which may be the same structure in some examples, such as a coolant reservoir).
  • cooling system 150 may be designed such that it is a single-phase cooling system, in which the cooling fluid exists as substantially a single phase (e.g., liquid or gas) throughout the cooling system.
  • cooling system 150 may be designed such that it is a multi-phase (e.g., dual-phase) cooling system, in which the cooling fluid changed phases (e.g., from liquid to gas) as the cooling fluid flows through channels 142 , and then is cooled to return to the liquid phase, e.g., at the reservoir or an external radiator.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Thermal Sciences (AREA)
  • Weting (AREA)
  • Micromachines (AREA)
  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)

Abstract

In some examples, a cooling system includes a silicon substrate defining a first trench, a second trench, and a plurality of channels extending between the first trench and the second trench. The silicon substrate may define a first surface and a second surface substantially opposite to and substantially parallel to the first surface, and each of the plurality of channels may extend substantially parallel to the surface of the silicon substrate. The cooling system also may include a microelectronic device comprising a heat-generating area. The microelectronic device may be attached to the first surface or the second surface of the silicon substrate. In some examples, the plurality of channels may be etched between the first trench and the second trench.

Description

TECHNICAL FIELD
The disclosure describes cooling devices for microelectronic chips and techniques for forming such cooling devices.
BACKGROUND
Microelectronic chips produce heat due to electrical resistance of the chip. In some examples, microelectronic chips may be cooled by conduction to a heat spreader or a heat sink and/or by convection. In some examples, however, such cooling mechanisms may not be sufficient to cool the microelectronic chip and/or may occupy too large a volume for the size of the system in which the microelectronic ship is being utilized.
SUMMARY
This disclosure describes cooling devices for microelectronic chips and techniques for forming such cooling devices. The cooling devices each include a substrate defining a first trench, a second trench, and a plurality of fluidic channels extending between the first trench and the second trench. In some examples, the fluidic channels of the plurality of fluidic channels are oriented substantially parallel to a major surface of the substrate. By including a plurality of fluidic channels extending substantially parallel to the major surface of the substrate, the major surface of the substrate may be attached to a microelectronic chip, and an effective cooling area of the cooling device may be increased, e.g., compared to a cooling device in which cooling channels do not run substantially parallel to the major surface of the substrate. This may allow the cooling device to effectively cool the attached microelectronic chip.
In some examples, the substrate may include silicon. By using silicon as the substrate, photolithography processes, such as chemical etching, may be used to form the trenches and fluidic channels. Additionally, the substrate of the cooling device may be attached to a semiconductor substrate of the microelectronic device to be cooled using the cooling device, which may facilitate effective cooling of the microelectronic device.
In one example, the disclosure describes a method for forming a cooling device. The method may include forming a first trench comprising a first sloped wall and a second sloped wall in a substrate. The method also may include forming a second trench comprising a third sloped wall and a fourth sloped wall in the substrate. The third sloped wall may be adjacent to the second sloped wall. In accordance with this example, the method also includes depositing a metal on the first sloped wall, the second sloped wall, and the third sloped wall. The method further includes forming a plurality of apertures in the metal on the second sloped wall and etching a plurality of channels between the second sloped wall and the third sloped wall.
In another example, the disclosure describes a cooling system comprising a silicon substrate defining a first trench, a second trench, and a plurality of channels extending between the first trench and the second trench. In accordance with this aspect of the disclosure, the silicon substrate also defines a first surface and a second surface substantially opposite to and substantially parallel to the first surface, and each of the plurality of channels extends substantially parallel to the surface of the silicon substrate. The cooling system also may include a microelectronic device comprising a heat-generating area, wherein the microelectronic device is attached to the first surface or the second surface of the silicon substrate. The heat-generating area is adjacent to the first surface or the second surface and at a position between the first trench and the second trench.
In another example, the disclosure describes a system comprising a silicon substrate defining a first trench and a second trench. The first trench may comprise a first sloped wall and a second sloped wall, and the second trench may comprise a third sloped wall and a fourth sloped wall. The second sloped wall may be adjacent to the third sloped wall. In accordance with this example, the system also may include a first metal layer formed on the first sloped wall and the second sloped wall and a second metal layer formed on the third sloped wall.
The details of one or more examples are set forth in the accompanying drawings and the description below. Other features, objects, and advantages will be apparent from the description and drawings, and from the claims.
BRIEF DESCRIPTION OF DRAWINGS
FIG. 1 is a flow diagram illustrating an example of a technique for forming a cooling device including a plurality of fluidic channels extending substantially parallel to a major surface of the cooling device.
FIGS. 2A-2H are conceptual and schematic block diagrams illustrating various steps of the example technique of FIG. 1.
FIG. 3 is a conceptual and schematic block diagram illustrating an example of a cooling device implemented in an open system.
FIG. 4 is a conceptual and schematic block diagram illustrating an example of a cooling device implemented in a closed system.
FIG. 5 is a flow diagram illustrating an example of a technique for forming a cooling device including a plurality of fluidic channels extending substantially parallel to a major surface of the cooling device.
FIGS. 6A-6I are conceptual and schematic block diagrams illustrating various steps of the example technique of FIG. 5.
FIG. 7 is a conceptual and schematic block diagram illustrating an example of a cooling device implemented in an open system.
DETAILED DESCRIPTION
Examples of cooling devices for microelectronic chips and techniques for forming such cooling devices are described herein. The cooling devices each include a substrate defining a first trench, a second trench, and a plurality of fluidic channels extending between the first trench and the second trench. In some examples, at least some fluidic channels of the plurality of fluidic channels are oriented substantially parallel to a major surface of the substrate. By including a plurality of fluidic channels, at least some of which extend substantially parallel to the major surface of the substrate, the major surface of the substrate may be attached to a microelectronic chip, and an effective cooling area of the cooling device may be increased, e.g., compared to a cooling device in which cooling channels do not run substantially parallel to the major surface of the substrate. This may allow the cooling device to more effectively cool the attached microelectronic chip.
In some examples, the substrate may include a semiconductor substrate material, such as, for example, silicon. By using silicon as the substrate, photolithography processes, such as chemical etching, may be used to form the trenches and fluidic channels. In some implementations, the semiconductor substrate of the cooling device may be attached to a semiconductor substrate of the microelectronic device to be cooled, which may facilitate effective cooling of the microelectronic device.
FIG. 1 is a flow diagram illustrating an example of a technique for forming a cooling device including a plurality of fluidic channels extending substantially parallel to a major surface of the cooling device. For purposes of illustration only, the technique of FIG. 1 will be described with concurrent reference to the conceptual and schematic block diagrams shown in FIGS. 2A-2G.
The technique of FIG. 1 includes forming first and second trenches in a substrate 22 (12). In some examples, substrate 22 includes silicon. In some instances in which the substrate includes silicon, as shown conceptually in FIGS. 2A and 2B, forming the first and second trenches may include masking and etching. Initially, a photoresist may be deposited on a surface 26 of a substrate 22. In some examples, surface 26 may be a (100) surface of a substrate 22 that includes silicon. The photoresist may be exposed to suitable light source in a predetermined pattern to develop the photoresist. The predetermined pattern may correspond to the shape of the trenches at surface 26, in which photoresist over the eventual location of the trenches is left unexposed and the remaining photoresist is exposed. Excess and undeveloped photoresist then may be removed, leaving the patterned, exposed photoresist 24 formed on surface 26, as shown in FIG. 2A. In some examples, an oxide or mask layer is present on surface 26 under the patterned photoresist.
Portions of substrate 22 then may be etched to form first trench 28 a and second trench 28 b (collectively, “trenches 28”), as shown in FIG. 2B. Although not shown in FIG. 2B, trenches 28 may be generally rectangular in shape, as viewed above from above surface 26, e.g., in the x-y plane (where orthogonal x-y-x axes are shown in FIG. 2B for sake of illustration only). Additionally, in some examples, trenches 28 may extend substantially parallel to each other, e.g., in the direction of the y-axis shown in FIG. 2B. As shown in FIG. 2B, first trench 28 a includes first sloped wall 30 and second sloped wall 32. Similarly, second trench 28 b includes third sloped wall 34 and fourth sloped wall 36. Second sloped wall 32 of first trench 28 a may be adjacent to (e.g., next to) third sloped wall 34 of second trench 28 b. Any of these features of trenches 28 may be used in combination with each other.
Sloped walls 30, 32, 34, and 36 may be formed by anisotropic etching of substrate 22. For example, various etchants may anisotropically etch silicon, such that a resulting structure after etching includes sloped walls. Example etchants that anisotropically etch silicon include potassium hydroxide (KOH), ethylenediamine pyrocatechol (EDP), tetramethylammonium hydroxide (TMAH). KOH may have etch silicon in the <100> direction at a rate about 400 times higher than in the <111> direction. EDP may have a <100>/<111> selectivity of about 17×. TMAH may have a selectivity between {100} and {111} planes of about 37×.
As shown in FIG. 2B, if the etching is allowed to proceed to completion, trenches 28 may include a v-shaped cross-section (e.g., in the x-z plane in the example shown in FIG. 2B). Depending on the shape and/or size of first trench 28 a and second trench 28 b at surface 26 (e.g., in the x-y plane of FIG. 2B), the points of first trench 28 a and second trench 28 b may or may not align in the z-axis direction of FIG. 2B. For example, if the shapes and sizes of first trench 28 a and second trench 28 b at surface 26 are substantially the same, first trench 28 a and second trench 28 b may have substantially similar cross-sectional profiles in the x-z and y-z planes of FIG. 2B. However, if the shapes and/or sizes of first trench 28 a and second trench 28 b at surface 26 are different, first trench 28 a and second trench 28 b may have different cross-sectional profiles in the x-z and/or the y-z planes of FIG. 2B. In some examples, if etching is stopped before completion, trenches 28 may include substantially flat bottoms that are substantially parallel to surface 26.
Once trenches 28 have been formed (12), a metal layer 38 (shown in FIG. 2C) may be deposited on first sloped wall 30, second sloped wall 32, third sloped wall 34, and, optionally, on fourth sloped wall 36 (14). In some examples, metal layer 38 may be deposited directly on substrate 22, e.g., directly on the silicon. In other examples, a layer of electrical insulator, such as silicon oxide, first may be formed on at least a portion of substrate 22, e.g., on the horizontal surfaces of surface 26 and on fourth sloped wall 36, and metal layer 38 may be deposited on at least some portions of the layer of insulator. In some examples, metal layer 38 may include, for example, gold, platinum, chromium, tungsten, or the like. Metal layer 38 may be deposited using any of a variety of processes, such as, for example, a physical vapor deposition (PVD) process, a chemical vapor deposition (CVD) process, sputtering, or the like.
Metal layer 38 may be deposited on at least portions of first sloped wall 30, second sloped wall 32, third sloped wall 34, and, optionally, fourth sloped wall 36, directly on substrate 22 (e.g., silicon) or on the layer of insulator. Metal layer 38 may function as an electrical contact for a voltage supply during subsequent processing, a mirror for reflecting light radiation, and a mask for preventing etching of covered portions of substrate 22, as will be described below. In some examples, as shown in FIG. 2C, metal layer 38 may substantially fully cover first sloped wall 30, second sloped wall 32, third sloped wall 34, and fourth sloped wall 36.
As shown in FIG. 2D, after depositing metal layer 38 (14), a plurality of apertures may be formed in metal layer 38 over second sloped wall 32 (16). In some examples, the plurality of apertures may be formed by first covering surface 26, first sloped wall 30, second sloped wall 32, third sloped wall 34, and fourth sloped wall 36 with a photoresist. The photoresist may be exposed to suitable light radiation in a predetermined pattern to develop the photoresist. The predetermined pattern may correspond to the shape of the apertures in metal layer 38 at second sloped wall 32, in which photoresist over the eventual location of the apertures is left unexposed and the remaining photoresist is exposed. In some examples, the predetermined pattern also may include an undeveloped portion between first trench 28 a and second trench 28 b, which will result in removal of metal from the space between first trench 28 a and second trench 28 b, thereby electrically separating the electrically conductive material in metal layer 38 over first trench 28 a from the electrically conductive material in metal layer 38 over second trench 28 b. Excess and undeveloped photoresist then may be removed, leaving the patterned, exposed photoresist.
The exposed portions of metal layer 38 then may be etched using a suitable etchant selective for the material in metal layer 38. For example, when metal layer 38 includes gold or platinum, the etchant may include aqua regia (a mixture of nitric acid and hydrochloric acid).
After the etching of metal layer 38 and removal of the photoresist is complete, the resulting structure is as shown in FIG. 2D, in which a plurality of apertures 40 extending to substrate 22 are formed in metal layer 38 at second sloped wall 32. Apertures 40 may correspond to locations at which substrate 22 may be etched to form fluidic channels in substrate 22. Although three apertures 46 are shown in FIG. 2D, in other examples, more than three apertures, such as at least three apertures, may be formed in metal layer 38 over second sloped wall 32. Additionally, as shown in FIG. 2D, metal layer 38 has been removed from surface 26 between first trench 28 a and second trench 28 b.
The technique of FIG. 1 also may include etching a plurality of channels between first trench 28 a and second trench 28 b (18). The number of channels corresponds to the number of apertures formed in metal layer 38. In some examples, exposed surface of substrate 22 not to be etched (e.g., exposed portions of surface 26) may be masked with an oxide or other insulator to prevent etching of these portions of substrate 22 during the etching of the plurality of channels. The etching process may be performed by exposing substrate 22 to a chemical etchant at apertures 40. In some examples, the etchant includes hydrofluoric acid. As shown in FIG. 2E, the etching process may include attaching a voltage source 42 between a first electrode proximate to the portion of metal layer 38 at first trench 28 a and a second electrode electrically coupled to the portion of metal layer 38 or etchant at second trench 28 b. As discussed above, the portions of metal layer 38 at first trench 28 a may be electrically isolated from the portion of metal layer 38 at second trench 28 b in some examples, such as the example shown in FIG. 2E. In some examples, the second electrode electrically coupled to metal layer 38 at second trench 28 b may act as an anode and the first electrode proximate to metal layer 38 at first trench 28 a may act as a cathode when the voltage is supplied from voltage source 42.
Etching the plurality of channels between first trench 28 a and second trench 28 b (18) also can include directing light radiation 44 (e.g., light) at first sloped wall 30. As metal layer 38 may be reflective, metal layer 38 at first sloped wall 30 may reflect at least some of light radiation 44 towards apertures 40. In some examples, the angle of first sloped wall 30 and the angle of incidence of light radiation 44 may be selected such that at least some of the radiation reflected by metal layer 38 at sloped wall 30 is directed toward apertures 40 in a direction substantially parallel to surface 26 (e.g., substantially parallel to the x-axis in FIG. 2E, where orthogonal x-y-z axes are shown in FIG. 2E for purposes of illustration only).
The combination of the applied voltage difference and the reflected light radiation 44 may influence the direction of etching when substrate 22 is exposed to the chemical etchant. For example, the electric field generated by the applied voltage between the first electrode proximate to metal layer 38 at first trench 28 a and the second electrode electrically coupled to metal layer 38 at second trench 28 b may influence the direction of etching as the chemical etchant, causing the etching to occur in a direction substantially parallel to surface 26 between apertures 40 and second trench 28 b. Similarly, the reflected light radiation 44 may activate the chemical etchant, and may be directed substantially parallel to surface 26. As shown in FIG. 2F, this may result in a plurality of channels 46 formed in substrate 22. Each of the plurality of channels 46 extends from a respective one of apertures 40 to metal layer 38 at third sloped wall 34. Channels 46 may extend substantially parallel (e.g., parallel or nearly parallel) to surface 26 (e.g., in the x-axis direction of FIG. 2F, where orthogonal x-y-z axes are shown in FIG. 2F and the other figures for purposes of illustration only).
Once channels 46 have been etched in substrate 22, metal layer 38 may be removed from substrate 22, using, for example, wet etching with a chemical etchant selective for the material which metal layer 38 comprises. The resulting cooling device 50 is shown in FIGS. 2G and 2H. As shown in FIG. 2G, channels 46 extend between first trench 28 a and second trench 28 b, and lie substantially parallel to surface 26. FIG. 2H is a conceptual and schematic block diagrams illustrating a view of cooling device 50 taken along cross-sectional line A-A shown in FIG. 2G. As shown in FIG. 2H, plurality of channels 46 include more than three channels, and are spaced along the y-axis direction of FIG. 2H (where orthogonal x-y-z axes are shown in FIG. 2H for purposes of illustration only), in addition to being spaced along the z-axis direction of FIG. 2H. As each channel of plurality of channels 46 extends from a respective aperture of plurality of apertures 40, cooling device 50 includes the same number of apertures 40 as cooling channels 46.
Cooling device 50 may be used to cool microelectronic devices, such as integrated circuits, substrates including through silicon vias (TSVs), or the like. As channels 46 extend substantially parallel to surface 26, a cooling area, in which channels 46 are adjacent to surface 26, may be larger than in cooling devices in which the cooling channels extend perpendicular to surface 26.
In some examples, cooling device 50 may be attached to at least one other substrate to form a cooling system. For example, FIG. 3 is a conceptual and schematic block diagram illustrating cooling device 50 implemented in an open cooling system 51. In the example of FIG. 3, cooling device 50 is attached to a second substrate 52 and a third substrate 54. Second substrate 52 may be attached to surface 26 of cooling device 50, and may define first channel 60 a and second channel 60 b, which extend through a thickness of second substrate 52 (extending in the z-axis direction in FIG. 3). First channel 60 a and second channel 60 b may fluidly connect to a fluid source and fluid sink (which may be the same structure, such as a coolant reservoir), and may fluidically connect trenches 28 and channels 46 to the fluid source and fluid sink.
Third substrate 54 may be attached to surface 56 of cooling device 50, which is substantially opposite to and substantially parallel to surface 26 of cooling device 50. Third substrate 54 may be a substrate of a microelectronic device, and includes heat-generating area 58, which may include heat-generating circuitry, such as transistors or the like, which may generate heat during operation. As shown in FIG. 3, heat-generating area 58 is adjacent to channels 46 (e.g., is located adjacent to surface 56 between first trench 28 a and second trench 28 b). This allows heat to be transferred from heat-generating area 58 to substrate 22 of cooling device 50. Substrate 22 may include a thermally conductive material, such as silicon, and may thus be an effective heat sink. Heat in substrate 22 may be transferred to a coolant flowing through channels 46 (e.g., from first trench 28 a to second trench 28 b or vice versa). In this way, cooling device 50 may be a cooling device for heat-generating area 58. In some examples, as shown in FIG. 3, the distance between first trench 28 a and second trench 28 b at the points of first trench 28 a and second trench 28 b closest to second surface 56 (to which third substrate 54 is attached), measured in the direction of the x-axis of FIG. 3, is greater than a length of heat-generating area 58 (measured in the direction of the x-axis of FIG. 3).
In some examples, cooling system 51 may be designed such that it is a single-phase cooling system, in which the cooling fluid exists as substantially a single phase (e.g., liquid or gas) throughout the cooling system. In other examples, cooling system 51 may be designed such that it is a multi-phase (e.g., dual-phase) cooling system, in which the cooling fluid changed phases (e.g., from liquid to gas) as the cooling fluid flows through channels 46, and then is cooled to return to the liquid phase, e.g., at the reservoir or an external radiator.
FIG. 3 illustrates an example in which cooling device 50 is implemented in an open system, e.g., in which cooling fluid flows to an external reservoir, and, in some examples, may be pumped through channels 46. In other examples, cooling device 50 may be implemented in a closed system. FIG. 4 is a conceptual and schematic diagram illustrating an example of cooling device 50 implemented in a closed cooling system 70.
Closed cooling system 70 includes cooling device 50, second substrate 72, and third substrate 80. Second substrate 72 defines a cavity 74, a first channel 76 a, and a second channel 76 b. First channel 76 a and second channel 76 b extend from cavity 74 to surface 78 of second substrate 72.
Surface 78 of second substrate 72 is attached to second surface 56 of cooling device 50. As shown in FIG. 4, first trench 28 a and second trench 28 b extend to second surface 56 of substrate 22. In this way, first channel 76 a fluidly connects cavity 74 to first trench 28 a and second channel 76 b fluidly connects cavity 74 to second trench 28 b. Together, cavity 74, first channel 76 a, first trench 28 a, channels 46, second trench 28 b, and second channel 76 b from a fluid circuit through which cooling fluid can flow.
First surface 26 of cooling device 50 is attached to third substrate 80. Third substrate 80 may be a substrate of a microelectronic device, and includes heat-generating area 82, which may include heat-generating circuitry, such as transistors or the like. As shown in FIG. 4, heat-generating area 82 is disposed adjacent to channels 46 (e.g., is located adjacent to first surface 26 between first trench 28 a and second trench 28 b). This allows heat to be transferred from heat-generating area 82 to substrate 22 of cooling device 50. Substrate 22 may include a thermally conductive material, such as silicon, and may thus be an effective heat sink. Heat in substrate 22 may be transferred to a coolant flowing through channels 46 (e.g., from first trench 28 a to second trench 28 b or vice versa). In this way, cooling device 50 may be a cooling device for heat-generating area 82. In some examples, as shown in FIG. 4, the distance between first trench 28 a and second trench 28 b at the points of first trench 28 a and second trench 28 b closest to first surface 26 (to which third substrate 80 is attached), measured in the direction of the x-axis of FIG. 4, is greater than or substantially equal to a length of heat-generating area 82 (measured in the direction of the x-axis of FIG. 4).
In some examples, cooling system 70 may be designed such that it is a single-phase cooling system, in which the cooling fluid exists as substantially a single phase (e.g., liquid or gas) throughout the cooling system. In other examples, cooling system 70 may be designed such that it is a multi-phase (e.g., dual-phase) cooling system, in which the cooling fluid changed phases (e.g., from liquid to gas) as the cooling fluid flows through channels 46, and then is cooled to return to the liquid phase, e.g., at the reservoir (e.g., cavity 74) or an external radiator.
In either case, cooling system 70 is a closed system that may rely upon thermal gradient-driven convection to drive the flow of fluid through cavity 74, first channel 76 a, first trench 28 a, channels 46, second trench 28 b, and second channel 76 b. For example, cooling fluid may flow from first trench 28 a through channels 46, at which point the cooling fluid is heated due to heat transfer from heat-generating area 82 via substrate 22. As the cooling fluid flows into second trench 28 b, the cooling fluid may begin to cool, which may increase the density of the fluid, and cause the fluid to sink (e.g., when cavity 74 is located below second trench 28 b relative to gravity). This may force fluid from cavity 74 through first channel 76 a and into first trench 28 a. This process may be particularly effective at driving flow when the cooling fluid changes phases, e.g., from a liquid to a gas, as the fluid flows through channels 46, and then condenses in second trench 28 b.
FIGS. 1-4 illustrate examples in which the first trench 28 a and second trench 28 b are formed in the same surface of substrate 22. However, in other examples, the first trench and second trench need not be formed in the same surface of a substrate. FIG. 5 is a flow diagram illustrating an example of a technique for forming a cooling device including a plurality of fluidic channels extending substantially parallel to a major surface of the cooling device. For purposes of illustration only, the technique of FIG. 5 will be described with concurrent reference to the conceptual and schematic block diagrams shown in FIGS. 6A-6I.
The technique of FIG. 5 includes forming a first trench in a first surface of a substrate 112 (92). Substrate 112 may include silicon in some examples. As shown in FIG. 6A, forming the first and second trenches may include masking and etching. Initially, a photoresist may be deposited on a first surface 116 of substrate 112. In some examples, first surface 116 may be a (100) surface of a substrate 112 that includes silicon. The photoresist then may be developed and excess and undeveloped photoresist then may be removed, leaving the patterned, exposed photoresist 114 formed on first surface 116, as shown in FIG. 6A. In some examples, an oxide or mask layer is present on first surface 116 under the patterned photoresist.
Portions of substrate 112 then may be etched to form first trench 118 a, which includes first sloped wall 120 and second sloped wall 122, as shown in FIG. 6B. First trench 118 a may be formed by anisotropic etching of substrate 22. For example, various etchants may anisotropically etch silicon, such that a resulting structure after etching includes sloped walls. Example etchants that anisotropically etch silicon include potassium hydroxide (KOH), ethylenediamine pyrocatechol (EDP), tetramethylammonium hydroxide (TMAH). KOH may have etch silicon in the <100> direction at a rate about 400 times higher than in the <111> direction. EDP may have a <100>/<111> selectivity of abut 17×. TMAH may have a selectivity between {100} and {111} planes of about 37×.
As shown in FIG. 6B, if the etching is allowed to proceed to completion, first trench 118 a may include a v-shaped cross-section (taken along the x-z plane). However, if etching is stopped before completion, trench 118 a may include a substantially flat bottom (e.g., substantially planar in the x-y plane) substantially parallel to first surface 116. After the etching is complete, the patterned, exposed photoresist 114 may be removed, leaving first surface 116 uncovered.
Once first trench 118 a has been formed in first surface 116, second trench 118 b may be formed in second surface 126 of substrate 112 (94). As shown in FIGS. 6C and 6D, in some examples, forming second trench 118 b may include masking and etching, similar to the technique used to form first trench 118 a. Initially, a photoresist may be deposited on a second surface 126 of substrate 112. In some examples, second surface 126 may be a (100) surface of a substrate 112 that includes silicon. The photoresist then may be developed and excess and undeveloped photoresist then may be removed, leaving the patterned, exposed photoresist 124 formed on second surface 126, as shown in FIG. 6C. In some examples, an oxide or mask layer is present on second surface 126 under the patterned photoresist.
Portions of substrate 112 then may be anisotropically etched to form second trench 118 b, which includes third sloped wall 128 and fourth sloped wall 130, as shown in FIG. 6D. After the etching is complete, the patterned, exposed photoresist 124 may be removed, leaving second surface 126 uncovered.
After second trench 128 b has been formed, the technique continues with depositing metal layers on at least some of sloped walls 120, 122, 128, and 130 (96). As described above with respect to FIGS. 1 and 2C, metal may be deposited on first sloped wall 120, second sloped wall 122, third sloped wall 128, and, optionally, on fourth sloped wall 130. As shown in FIG. 6E, a first metal layer 132 may be deposited on first sloped wall 120 and second sloped wall 122, and a second metal layer 134 may be deposited on third sloped wall 128 and fourth sloped wall 130. In some instances, first metal layer 132 may also be deposited over at least a portion of first surface 116 and/or second metal layer 134 may be deposited over at least a portion of second surface 126. In some examples, first metal layer 132 and/or second metal layer 134 may be deposited directly on substrate 112, e.g., directly on the silicon. In other examples, a layer of electrical insulator, such as silicon oxide, first may be formed on at least a portion of substrate 112, e.g., on the horizontal surfaces of first surface 116 and/or second surface 126, and first metal layer 132 and/or second metal layer 134 may be deposited on at least some portions of the layer of insulator.
First metal layer 132 and/or second metal layer 134 may function as an electrical contact for a voltage supply during subsequent processing, a mirror for reflecting light radiation, and/or a mask for preventing etching of covered portions of substrate 112, as will be described below.
After depositing first and second metal layers 132 and 134 (96) on top of insulator or silicon, a plurality of apertures 136 may be formed in first metal layer 132 over second sloped wall 122 (98), as shown conceptually in FIG. 6F. Although two apertures 136 are shown in FIG. 6F, in other examples, more than two apertures, such as at least two apertures, may be formed in first metal layer 132 over second sloped wall 122. As described above, using a masking and etching process. Apertures 136 may correspond to locations at which substrate 112 may be etched to form fluidic channels in substrate 112.
The technique of FIG. 5 also may include etching a plurality of channels between first trench 118 a and second trench 118 b (100), shown conceptually in FIGS. 6G and 6H. In some examples, the exposed surface of substrate 112 not to be etched and not covered in by first metal layer 132 or second metal layer 134 may be masked with an oxide or other insulator to prevent etching of these portions of substrate 112. The etching process may be performed by exposing uncovered surfaces of substrate 112 to a chemical etchant at apertures 136. In some examples, the etchant includes hydrofluoric acid.
As shown in FIG. 6G, the etching process may include attaching a voltage source 140 between a first electrode proximate to first metal layer 132 at first trench 118 a and a second electrode electrically coupled to second metal layer 134 at second trench 118 b. In some examples, the second electrode electrically coupled to second metal layer 134 at second trench 118 b may act as an anode and the first electrode proximate to first metal layer 132 at first trench 118 a may act as a cathode when the voltage is supplied from voltage source 140.
Etching the plurality of channels between first trench 118 a and second trench 118 b (100) also can include directing light radiation 138 (e.g., light) at first sloped wall 120. As first metal layer 132 may be reflective, first metal layer 132 at first sloped wall 120 may reflect at least some of light radiation 138 towards apertures 136. In some examples, the angle of first sloped wall 120 and the angle of incidence of light radiation 138 may be selected such that at least some of the radiation reflected by first metal layer 132 at first sloped wall 120 is directed toward apertures 136 in a direction substantially parallel to first surface 116 and second surface 126 (e.g., substantially parallel to the x-axis in FIG. 6G, where orthogonal x-y-z axes are shown in FIG. 6G for purposes of illustration only).
The combination of the applied voltage difference and the reflected light radiation 138 may influence the direction of etching when substrate 112 is exposed to the chemical etchant. For example, the electric field generated by the applied voltage between the first electrode proximate to first metal layer 132 at first trench 118 a and the second electrode electrically coupled to second metal layer 134 at second trench 118 b may influence the direction of etching as the chemical etchant, causing the etching to occur in a direction substantially parallel to first surface 116 and/or second surface 126 between apertures 136 and second trench 118 b. Similarly, the reflected light radiation 138 may activate the chemical etchant, and may be directed substantially parallel to first surface 116 and/or second surface 126. As shown in FIG. 6H, this may result in a plurality of channels 142 formed in substrate 112. Each of the plurality of channels 142 extends from a respective one of apertures 136 to second metal layer 134 at third sloped wall 128. Channels 142 may extend substantially parallel (e.g., parallel or nearly parallel) to first surface 116 and/or second surface 126 (e.g., in the x-axis direction of FIG. 6H, where orthogonal x-y-z axes are shown for purposes of illustration only).
Once channels 142 have been etched in substrate 112, first metal layer 132 and second metal layer 134 may be removed from substrate 112 (102), using, for example, wet etching with a chemical etchant selective for the metal(s) which first metal layer 132 and second metal layer 134 comprise. The resulting cooling device 144 is shown in FIG. 6I. As shown in FIG. 6I, channels 142 extend between first trench 118 a and second trench 118 b, and lie substantially parallel to first surface 116 and second surface 126.
In some examples, cooling device 144 may be attached to at least one other substrate to form a cooling system. For example, FIG. 7 is a conceptual and schematic block diagram illustrating cooling device 144 implemented in an open cooling system 150. In the example of FIG. 7, cooling device 144 is attached to a second substrate 152 and a third substrate 154. Second substrate 152 may be attached to first surface 116 of cooling device 144, and may define a first channel 160. First channel 160 may fluidly connect to a fluid source or fluid sink (which may be the same structure in some examples, such as a coolant reservoir).
Second substrate 152 may be a substrate of a microelectronic device, and includes first heat-generating area 156, which may include heat-generating circuitry, such as transistors or the like. As shown in FIG. 7, first heat-generating area 156 is adjacent to channels 142 (e.g., is located adjacent to first surface 116 between first trench 118 a and second trench 118 b). This allows heat to be transferred from first heat-generating area 156 to substrate 112 of cooling device 114. Substrate 112 may include a thermally conductive material, such as silicon, and may thus be an effective heat sink. Heat in substrate 112 may be transferred to a coolant flowing through channels 142 (e.g., flowing from first trench 118 a to second trench 118 b or vice versa). In this way, cooling device 144 may be a cooling device for first heat-generating area 156.
Third substrate 154 may be attached to second surface 126 of cooling device 144, which is substantially opposite to and substantially parallel to first surface 116 of cooling device 144. Third substrate 154 may be a substrate of a microelectronic device, and includes second heat-generating area 158, which may include heat-generating circuitry, such as transistors or the like. As shown in FIG. 7, second heat-generating area 158 is adjacent to channels 142 (e.g., is located adjacent to second surface 126 between first trench 118 a and second trench 118 b). This allows heat to be transferred from second heat-generating area 158 to substrate 112 of cooling device 144. Heat in substrate 112 may be transferred to a coolant flowing through channels 142. In this way, cooling device 144 also may be a cooling device for second heat-generating area 158.
Third substrate 154 also may define a second channel 162. Second channel 162 may fluidly connect to a fluid source or fluid sink (which may be the same structure in some examples, such as a coolant reservoir).
In some examples, cooling system 150 may be designed such that it is a single-phase cooling system, in which the cooling fluid exists as substantially a single phase (e.g., liquid or gas) throughout the cooling system. In other examples, cooling system 150 may be designed such that it is a multi-phase (e.g., dual-phase) cooling system, in which the cooling fluid changed phases (e.g., from liquid to gas) as the cooling fluid flows through channels 142, and then is cooled to return to the liquid phase, e.g., at the reservoir or an external radiator.
Various examples have been described. These and other examples are within the scope of the following claims.

Claims (10)

What is claimed is:
1. A cooling system comprising:
a substrate defining a first trench, a second trench, and a plurality of channels extending between the first trench and the second trench, wherein the substrate defines a first surface and a second surface substantially opposite to and substantially parallel to the first surface, and wherein each of the plurality of channels extends substantially parallel to the surface of the substrate;
a microelectronic device comprising a heat-generating area, wherein the microelectronic device is attached to the first surface or the second surface of the substrate, and the heat-generating area is adjacent to the first surface or the second surface and at a position between the first trench and the second trench.
2. The cooling system of claim 1, wherein the first trench is formed in the first surface and the second trench is formed in the second surface.
3. The cooling system of claim 1, wherein the first trench and the second trench are formed in the first surface.
4. The cooling system of claim 1, wherein the microelectronic device is attached to the second surface of the substrate, the cooling system further comprising a second substrate attached to the first surface of the substrate, wherein the second substrate defines a first channel and a second channel, and wherein the first channel is fluidly coupled to the first trench and the second channel is fluidly coupled to the second trench.
5. The cooling system of claim 1, wherein the microelectronic device is attached to the first surface of the substrate, the cooling system further comprising a second substrate attached to the first surface of the substrate, wherein the second substrate defines a first channel, a second channel, and a cavity fluidly connected to the first channel and the second channel, and wherein the first channel is fluidly coupled to the first trench and the second channel is fluidly coupled to the second trench.
6. The cooling system of claim 1, wherein the microelectronic device comprises a first microelectronic device and is attached to the first surface of the substrate, the cooling system further comprising a second microelectronic device attached to the second surface, wherein the second microelectronic device comprises a second heat-generating area, and wherein the second heat-generating area is disposed adjacent to the second surface and between the first trench and the second trench.
7. A system comprising:
a silicon substrate defining a first trench and a second trench, wherein the first trench comprises a first sloped wall and a second sloped wall, wherein the second trench comprises a third sloped wall and a fourth sloped wall, and wherein the second sloped wall is adjacent to the third sloped wall;
a first metal layer formed on the first sloped wall and the second sloped wall, wherein the first metal layer defines a plurality of apertures adjacent to the second sloped wall; and
a second metal layer formed on the third sloped wall.
8. The system of claim 7, wherein the first trench is defined in a first surface of the silicon substrate and the second trench is defined in a second surface of the silicon substrate, wherein the first surface is substantially opposite to and substantially parallel to the second surface.
9. The system of claim 7, wherein the first trench and the second trench are defined in a first surface of the silicon substrate.
10. The system of claim 7, further comprising:
a light source;
a voltage source;
a first electrode electrically coupled to the voltage source and disposed adjacent to the first metal layer; and
a second electrode electrically coupled to the voltage source and electrically connected to the second metal layer.
US13/923,070 2013-06-20 2013-06-20 Cooling device including etched lateral microchannels Active 2035-05-14 US9510478B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US13/923,070 US9510478B2 (en) 2013-06-20 2013-06-20 Cooling device including etched lateral microchannels
EP14171680.3A EP2816595A2 (en) 2013-06-20 2014-06-09 Cooling device including etched lateral microchannels
JP2014125225A JP2015008290A (en) 2013-06-20 2014-06-18 Cooling device including etched micro-channel

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/923,070 US9510478B2 (en) 2013-06-20 2013-06-20 Cooling device including etched lateral microchannels

Publications (2)

Publication Number Publication Date
US20140376183A1 US20140376183A1 (en) 2014-12-25
US9510478B2 true US9510478B2 (en) 2016-11-29

Family

ID=51063256

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/923,070 Active 2035-05-14 US9510478B2 (en) 2013-06-20 2013-06-20 Cooling device including etched lateral microchannels

Country Status (3)

Country Link
US (1) US9510478B2 (en)
EP (1) EP2816595A2 (en)
JP (1) JP2015008290A (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP7444715B2 (en) 2020-06-30 2024-03-06 古河電気工業株式会社 Heat transfer member and cooling device having heat transfer member

Citations (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4200472A (en) * 1978-06-05 1980-04-29 The Regents Of The University Of California Solar power system and high efficiency photovoltaic cells used therein
US4295002A (en) * 1980-06-23 1981-10-13 International Business Machines Corporation Heterojunction V-groove multijunction solar cell
US4376872A (en) * 1980-12-24 1983-03-15 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration High voltage V-groove solar cell
US4379944A (en) * 1981-02-05 1983-04-12 Varian Associates, Inc. Grooved solar cell for deployment at set angle
US4453030A (en) * 1980-08-29 1984-06-05 David Gerard R Solar cell having a grooved photosensitive surface
US5704992A (en) * 1993-07-29 1998-01-06 Willeke; Gerhard Solar cell and method for manufacturing a solar cell
US5828683A (en) * 1997-04-21 1998-10-27 The Regents Of The University Of California High density, optically corrected, micro-channel cooled, v-groove monolithic laser diode array
US5930279A (en) * 1996-04-23 1999-07-27 Compagnie Industrielle Des Lasers Cilas Diode laser device arranged in the form of semiconductor arrays
US5998240A (en) 1996-07-22 1999-12-07 Northrop Grumman Corporation Method of extracting heat from a semiconductor body and forming microchannels therein
US6096656A (en) 1999-06-24 2000-08-01 Sandia Corporation Formation of microchannels from low-temperature plasma-deposited silicon oxynitride
US6582987B2 (en) 2000-12-30 2003-06-24 Electronics And Telecommunications Research Institute Method of fabricating microchannel array structure embedded in silicon substrate
US6773952B2 (en) 2000-09-12 2004-08-10 International Business Machines Corporation Semiconductor chip structures with embedded thermal conductors and a thermal sink disposed over opposing substrate surfaces
US7017654B2 (en) 2003-03-17 2006-03-28 Cooligy, Inc. Apparatus and method of forming channels in a heat-exchanging device
US20070117345A1 (en) * 2001-11-20 2007-05-24 The Regents Of The University Of California Methods of fabricating highly conductive regions in semiconductor substrates for radio frequency applications
US7353859B2 (en) 2004-11-24 2008-04-08 General Electric Company Heat sink with microchannel cooling for power devices
US7427566B2 (en) 2005-12-09 2008-09-23 General Electric Company Method of making an electronic device cooling system
US7435623B2 (en) 2003-12-29 2008-10-14 Intel Corporation Integrated micro channels and manifold/plenum using separate silicon or low-cost polycrystalline silicon
US7498508B2 (en) * 2006-02-24 2009-03-03 Day4 Energy, Inc. High voltage solar cell and solar cell module
US7652372B2 (en) 2005-04-11 2010-01-26 Intel Corporation Microfluidic cooling of integrated circuits
US7705342B2 (en) 2005-09-16 2010-04-27 University Of Cincinnati Porous semiconductor-based evaporator having porous and non-porous regions, the porous regions having through-holes
US7836597B2 (en) 2002-11-01 2010-11-23 Cooligy Inc. Method of fabricating high surface to volume ratio structures and their integration in microheat exchangers for liquid cooling system
US7898807B2 (en) 2009-03-09 2011-03-01 General Electric Company Methods for making millichannel substrate, and cooling device and apparatus using the substrate
US20110073292A1 (en) 2009-09-30 2011-03-31 Madhav Datta Fabrication of high surface area, high aspect ratio mini-channels and their application in liquid cooling systems
WO2011068470A1 (en) 2009-12-02 2011-06-09 National University Of Singapore An enhanced heat sink
US20120129354A1 (en) 2010-11-22 2012-05-24 Tokyo Electron Limited Process for etching silicon with selectivity to silicon-germanium
US8299563B2 (en) 2008-12-24 2012-10-30 International Business Machines Corporation Methods for forming a bonded semiconductor substrate including a cooling mechanism
US8350317B2 (en) 2003-05-20 2013-01-08 Fairchild Semiconductor Corporation Power semiconductor devices and methods of manufacture
US20130021789A1 (en) 2010-01-27 2013-01-24 FUSION UV SYSTES, INC., A Delaware Corporation Micro-channel-cooled high heat load light emitting device
US8490678B2 (en) * 2008-06-02 2013-07-23 Gerald Ho Kim Silicon-based thermal energy transfer device and apparatus

Patent Citations (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4200472A (en) * 1978-06-05 1980-04-29 The Regents Of The University Of California Solar power system and high efficiency photovoltaic cells used therein
US4295002A (en) * 1980-06-23 1981-10-13 International Business Machines Corporation Heterojunction V-groove multijunction solar cell
US4453030A (en) * 1980-08-29 1984-06-05 David Gerard R Solar cell having a grooved photosensitive surface
US4376872A (en) * 1980-12-24 1983-03-15 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration High voltage V-groove solar cell
US4379944A (en) * 1981-02-05 1983-04-12 Varian Associates, Inc. Grooved solar cell for deployment at set angle
US5704992A (en) * 1993-07-29 1998-01-06 Willeke; Gerhard Solar cell and method for manufacturing a solar cell
US5930279A (en) * 1996-04-23 1999-07-27 Compagnie Industrielle Des Lasers Cilas Diode laser device arranged in the form of semiconductor arrays
US5998240A (en) 1996-07-22 1999-12-07 Northrop Grumman Corporation Method of extracting heat from a semiconductor body and forming microchannels therein
US5828683A (en) * 1997-04-21 1998-10-27 The Regents Of The University Of California High density, optically corrected, micro-channel cooled, v-groove monolithic laser diode array
US6096656A (en) 1999-06-24 2000-08-01 Sandia Corporation Formation of microchannels from low-temperature plasma-deposited silicon oxynitride
US6773952B2 (en) 2000-09-12 2004-08-10 International Business Machines Corporation Semiconductor chip structures with embedded thermal conductors and a thermal sink disposed over opposing substrate surfaces
US6582987B2 (en) 2000-12-30 2003-06-24 Electronics And Telecommunications Research Institute Method of fabricating microchannel array structure embedded in silicon substrate
US7772117B2 (en) * 2001-11-20 2010-08-10 The Regents Of The University Of California Methods of fabricating highly conductive regions in semiconductor substrates for radio frequency applications
US20070117345A1 (en) * 2001-11-20 2007-05-24 The Regents Of The University Of California Methods of fabricating highly conductive regions in semiconductor substrates for radio frequency applications
US7836597B2 (en) 2002-11-01 2010-11-23 Cooligy Inc. Method of fabricating high surface to volume ratio structures and their integration in microheat exchangers for liquid cooling system
US7017654B2 (en) 2003-03-17 2006-03-28 Cooligy, Inc. Apparatus and method of forming channels in a heat-exchanging device
US8350317B2 (en) 2003-05-20 2013-01-08 Fairchild Semiconductor Corporation Power semiconductor devices and methods of manufacture
US7435623B2 (en) 2003-12-29 2008-10-14 Intel Corporation Integrated micro channels and manifold/plenum using separate silicon or low-cost polycrystalline silicon
US7353859B2 (en) 2004-11-24 2008-04-08 General Electric Company Heat sink with microchannel cooling for power devices
US7652372B2 (en) 2005-04-11 2010-01-26 Intel Corporation Microfluidic cooling of integrated circuits
US7705342B2 (en) 2005-09-16 2010-04-27 University Of Cincinnati Porous semiconductor-based evaporator having porous and non-porous regions, the porous regions having through-holes
US7427566B2 (en) 2005-12-09 2008-09-23 General Electric Company Method of making an electronic device cooling system
US7498508B2 (en) * 2006-02-24 2009-03-03 Day4 Energy, Inc. High voltage solar cell and solar cell module
US8490678B2 (en) * 2008-06-02 2013-07-23 Gerald Ho Kim Silicon-based thermal energy transfer device and apparatus
US8299563B2 (en) 2008-12-24 2012-10-30 International Business Machines Corporation Methods for forming a bonded semiconductor substrate including a cooling mechanism
US7898807B2 (en) 2009-03-09 2011-03-01 General Electric Company Methods for making millichannel substrate, and cooling device and apparatus using the substrate
US20110073292A1 (en) 2009-09-30 2011-03-31 Madhav Datta Fabrication of high surface area, high aspect ratio mini-channels and their application in liquid cooling systems
WO2011068470A1 (en) 2009-12-02 2011-06-09 National University Of Singapore An enhanced heat sink
US20130021789A1 (en) 2010-01-27 2013-01-24 FUSION UV SYSTES, INC., A Delaware Corporation Micro-channel-cooled high heat load light emitting device
US20120129354A1 (en) 2010-11-22 2012-05-24 Tokyo Electron Limited Process for etching silicon with selectivity to silicon-germanium

Non-Patent Citations (6)

* Cited by examiner, † Cited by third party
Title
Gantz, "Fabrication of Three-Dimensionally Independent Microchannels Using a Single Mask Aimed at On-Chip Microprocessor Cooling," thesis submitted to Virginia Polytechnic Institute and State University, Nov. 28, 2007, 50 pp.
Henry, "ICP Etching of Silicon for Micro and Nanoscale Devices," thesis submitted to the California Institute of Technology, May 19, 2010, 219 pp.
Jiang et al., "Closed-Loop Electroosmotic Microchannel Cooling System for VLSI Circuits," IEEE transactions on Components and Packaging Technologies, vol. 25, No. 3, Sep. 2002, pp. 347-355.
Joo et al., "Air cooling of a microelectronic chip with diverging metal microchannels monolithically processed using a single mask," Journal of Micomechanics and Microengineering, Oct. 7, 2008, 13 pp.
Perry et al., "Fouling and its mitigation in silicon microchannels used for IC chip cooling," Microfluid Nanofluid, Jan. 8, 2008, pp. 357-371.
Shearn, et al., "Advanced Plasma Processing: Etching, Deposition, and Wafer Bonding Techniques for Semiconductor Applications," Semiconductor Technologies, Apr. 2010, 27 pp.

Also Published As

Publication number Publication date
US20140376183A1 (en) 2014-12-25
JP2015008290A (en) 2015-01-15
EP2816595A2 (en) 2014-12-24

Similar Documents

Publication Publication Date Title
KR101675028B1 (en) Cmos compatible microchannel heat sink for electronic cooling and its fabrication
Colgan et al. A practical implementation of silicon microchannel coolers for high power chips
US7763973B1 (en) Integrated heat sink for a microchip
TWI569388B (en) Chip level heat dissipation using silicon
Back et al. Design, fabrication, and characterization of a compact hierarchical manifold microchannel heat sink array for two-phase cooling
Zhang et al. Coupled electrical and thermal 3D IC centric microfluidic heat sink design and technology
EP2994936B1 (en) Method for creating a selective solder seal interface for an integrated circuit cooling system
EP2289844A2 (en) Thermally enhanced microcircuit package and method of forming same
US20080185714A1 (en) Methods of forming channels on an integrated circuit die and die cooling systems including such channels
US20140247557A1 (en) Phase-change chamber with patterned regions of high and low affinity to a phase-change medium for electronic device cooling
US20090307646A1 (en) Systems, devices, and methods for semiconductor device temperature management
US10784115B2 (en) Method of etching microelectronic mechanical system features in a silicon wafer
Oh et al. High-aspect ratio through-silicon vias for the integration of microfluidic cooling with 3D microsystems
CN106024735B (en) With the glass intermediary layer for being embedded into formula thermoelectric device
US7842553B2 (en) Cooling micro-channels
Park et al. Evaluation of Si liquid cooling structure with microchannel and TSV for 3D application
US9510478B2 (en) Cooling device including etched lateral microchannels
US20080295996A1 (en) Stable cavity-induced two-phase heat transfer in silicon microchannels
US7105382B2 (en) Self-aligned electrodes contained within the trenches of an electroosmotic pump
Buja et al. High heat flux dissipation via interposer active micro-cooling
KR102423373B1 (en) Semiconductor device and manufacturing method thereof
Lau et al. Development of package level hybrid silicon heat sink for hotspots cooling
Schultz et al. Column interconnects: A path forward for embedded cooling of high power 3D chip stacks
Pilchowski et al. All silicon multi chip module with a fully integrated cooling system
JP2007243104A (en) Semiconductor wafer

Legal Events

Date Code Title Description
AS Assignment

Owner name: HONEYWELL INTERNATIONAL INC., NEW JERSEY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHANG, STEVE;REEL/FRAME:030655/0351

Effective date: 20130619

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4