US9368633B2 - Oxide material and semiconductor device - Google Patents

Oxide material and semiconductor device Download PDF

Info

Publication number
US9368633B2
US9368633B2 US13/325,700 US201113325700A US9368633B2 US 9368633 B2 US9368633 B2 US 9368633B2 US 201113325700 A US201113325700 A US 201113325700A US 9368633 B2 US9368633 B2 US 9368633B2
Authority
US
United States
Prior art keywords
transistor
oxide
insulating film
film
semiconductor device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/325,700
Other versions
US20120153364A1 (en
Inventor
Shunpei Yamazaki
Motoki Nakashima
Tatsuya Honda
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Semiconductor Energy Laboratory Co Ltd
Original Assignee
Semiconductor Energy Laboratory Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Semiconductor Energy Laboratory Co Ltd filed Critical Semiconductor Energy Laboratory Co Ltd
Assigned to SEMICONDUCTOR ENERGY LABORATORY CO., LTD. reassignment SEMICONDUCTOR ENERGY LABORATORY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NAKASHIMA, MOTOKI, HONDA, TATSUYA, YAMAZAKI, SHUNPEI
Publication of US20120153364A1 publication Critical patent/US20120153364A1/en
Priority to US15/178,949 priority Critical patent/US10079309B2/en
Application granted granted Critical
Publication of US9368633B2 publication Critical patent/US9368633B2/en
Priority to US16/130,588 priority patent/US11049977B2/en
Priority to US16/849,113 priority patent/US11217702B2/en
Priority to US17/564,556 priority patent/US11688810B2/en
Priority to US18/212,773 priority patent/US20230335647A1/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • CCHEMISTRY; METALLURGY
    • C01INORGANIC CHEMISTRY
    • C01GCOMPOUNDS CONTAINING METALS NOT COVERED BY SUBCLASSES C01D OR C01F
    • C01G19/00Compounds of tin
    • C01G19/006Compounds containing, besides tin, two or more other elements, with the exception of oxygen or hydrogen
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/04Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/04Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes
    • H01L29/045Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes by their particular orientation of crystalline planes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/26Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, elements provided for in two or more of the groups H01L29/16, H01L29/18, H01L29/20, H01L29/22, H01L29/24, e.g. alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/7869Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising an oxide semiconductor material, e.g. zinc oxide, copper aluminium oxide, cadmium stannate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78696Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
    • CCHEMISTRY; METALLURGY
    • C01INORGANIC CHEMISTRY
    • C01PINDEXING SCHEME RELATING TO STRUCTURAL AND PHYSICAL ASPECTS OF SOLID INORGANIC COMPOUNDS
    • C01P2002/00Crystal-structural characteristics
    • C01P2002/70Crystal-structural characteristics defined by measured X-ray, neutron or electron diffraction data
    • C01P2002/72Crystal-structural characteristics defined by measured X-ray, neutron or electron diffraction data by d-values or two theta-values, e.g. as X-ray diagram

Definitions

  • the present invention relates to a semiconductor device which includes a circuit including a semiconductor element such as a transistor, and a method for manufacturing the semiconductor device.
  • the present invention relates to a power device which is mounted on a power supply circuit; a semiconductor integrated circuit including a memory, a thyristor, a converter, an image sensor, or the like; and an electronic device on which an electro-optical device typified by a liquid crystal display panel, a light-emitting display device including a light-emitting element, or the like is mounted as a component.
  • the present invention relates to an oxide used in the semiconductor device.
  • a “semiconductor device” generally refers to a device which can function by utilizing semiconductor characteristics; an electrooptic device, a display device such as a light-emitting display device, a semiconductor circuit, and an electronic device are all included in semiconductor devices.
  • transistors formed over a glass substrate or the like are manufactured using amorphous silicon, polycrystalline silicon, or the like, as typically seen in liquid crystal display devices. Although transistors including amorphous silicon have low field effect mobility, they can be formed over a larger glass substrate. On the other hand, although transistors including polycrystalline silicon have high field effect mobility, they are not suitable for being formed over a larger glass substrate.
  • Patent Document 1 a technique in which a transistor is formed using an oxide semiconductor and applied to an electronic device or an optical device has attracted attention.
  • a technique of manufacturing a transistor by using zinc oxide or In—Ga—Zn—O-based oxide as oxide semiconductor, and of using the transistor for a switching element of a pixel of a display device and the like is disclosed in Patent Document 1 and Patent Document 2.
  • An object of one embodiment of the present invention is to provide a material suitably used for a semiconductor included in a transistor, a diode, or the like.
  • Another object is to provide a highly reliable semiconductor device which can be manufactured with use of a large-sized substrate such as a mother glass for mass production.
  • Electric characteristics of a transistor is easily affected by an electron state at an interface between an oxide semiconductor film and a gate insulating film in contact with the oxide semiconductor film.
  • the interface between the oxide semiconductor film and the gate insulating film is in an amorphous state during the manufacturing the transistor or after manufacture of the transistor, the defect density at the interface is high, and thus electric characteristics of the transistor is likely to be unstable.
  • electric characteristics of a transistor in which an oxide semiconductor film is used for a channel are changed by irradiation with visible light or ultraviolet light.
  • an object of one embodiment of the present invention is to provide a semiconductor device including a transistor in which an electron state at an interface between an oxide semiconductor film and a gate insulating film in contact with the oxide semiconductor film is favorable.
  • an object of one embodiment of the present invention is to manufacture a highly reliable semiconductor device by giving stable electric characteristics to a transistor in which an oxide semiconductor film is used for a channel.
  • An oxide material including crystal with c-axis alignment which has a triangular or hexagonal atomic arrangement when seen from the direction of the a-b plane, a surface, or an interface.
  • the direction of the a-axis or the b-axis is varied in the a-b plane.
  • the oxide material may contain zinc.
  • zinc When zinc is contained, it becomes easy to form an oxide material including crystal with c-axis alignment, which has a triangular or hexagonal atomic arrangement when seen from the direction of the a-b plane, a surface, or an interface and in which the direction of the a-axis or the b-axis is varied in the a-b plane.
  • the oxide material contains two or more kinds of elements selected from indium, gallium, zinc, tin, titanium, and aluminum.
  • the oxide material can be formed by a sputtering method, a molecular beam epitaxy method, an atomic layer deposition method, a pulsed laser deposition method, or the like.
  • the oxide material can be formed by stacking two kinds of films whose compositions are different. Alternatively, after two kinds of films are stacked, the oxide material can be formed by crystallizing the films.
  • One embodiment of the present invention is an oxide material including a plurality of metal oxide layers which are bonded through tetracoordinate oxygen atoms (hereinafter referred to as tetracoordinate O).
  • one metal oxide layer is a layer which includes a tetracoordinate central metal atom, a pentacoordinate central metal atom, or a central metal atom that can have either five ligands or six ligands and extends in a planar direction by bonding the central metal atoms through a tricoordinate oxygen atom (hereinafter referred to as tricoordinate O) or tetracoordinate O.
  • the oxide material can be used for a material of a gate electrode of a transistor.
  • the gate electrode may be formed by stacking a film including the oxide material and a metal film.
  • the oxide material can be used for a source electrode and a drain electrode of a transistor.
  • the source electrode and the drain electrode may be formed by stacking the oxide material and a metal film.
  • a film including the oxide material can be used for an active layer of a transistor.
  • the film including the oxide material is, for example, provided in contact with a conductive film functioning as a source electrode and a drain electrode and an insulating film in the transistor.
  • the insulating film functions as a gate insulating film, a base insulating film, or an interlayer insulating film in the transistor.
  • a semiconductor device having excellent electric characteristics can be provided.
  • mass production of highly reliable semiconductor devices can be performed with use of a large-sized substrate such as a mother glass.
  • FIGS. 1A to 1D illustrate a structure of an oxide material according to one embodiment of the present invention.
  • FIGS. 2A to 2C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
  • FIGS. 3A to 3C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
  • FIGS. 4A to 4C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
  • FIGS. 5A to 5C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
  • FIGS. 6A to 6C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
  • FIGS. 7A to 7C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
  • FIG. 8 is a circuit diagram illustrating an example of a liquid crystal display device including a transistor which is one embodiment of the present invention.
  • FIGS. 9A and 9B are a circuit diagram illustrating an example of a semiconductor memory device including a transistor which is one embodiment of the present invention and a graph showing electric characteristics.
  • FIGS. 10A and 10B are a circuit diagram illustrating an example of a semiconductor memory device including a transistor which is one embodiment of the present invention and a graph showing electric characteristics.
  • FIG. 11 is a circuit diagram illustrating an example of a semiconductor memory device including a transistor which is one embodiment of the present invention.
  • FIGS. 12A to 12C are perspective views each illustrating an example of an electronic device which is one embodiment of the present invention.
  • FIGS. 13A and 13B show a planar image and a cross-sectional image of an oxide film including CAAC, which are obtained with HAADF-STEM.
  • FIGS. 14A and 14B show a planar image and a cross-sectional image of an oxide film which does not include CAAC, which are obtained with HAADF-STEM.
  • FIG. 15 shows XRD spectra of oxide films including CAAC as deposited (as-depo).
  • FIG. 16 shows XRD spectra of oxide films including CAAC after heat treatment.
  • FIG. 17 shows XRD spectra of oxide films including CAAC as deposited (as-depo).
  • FIG. 18 shows XRD spectra of oxide films including CAAC after heat treatment.
  • FIG. 19 shows XRD spectra of oxide films including CAAC as deposited (as-depo).
  • FIG. 20 shows XRD spectra of oxide films including CAAC after heat treatment.
  • FIG. 21 is a graph showing Vg-Id curves of a transistor.
  • FIGS. 22A and 22B are graphs showing results of a +BT test and a ⁇ BT test.
  • FIGS. 23A and 23B are graphs showing results of a +BT test and a ⁇ BT test performed while transistors are irradiated with light.
  • FIG. 24 is a graph showing time dependence of the amount of shift in the threshold voltage Vth ( ⁇ Vth) on various kinds of stress conditions.
  • FIGS. 25A and 25B are schematic diagrams showing mechanism of negative-bias temperature stress photodegradation.
  • a drain when one of a source and a drain of a transistor is called a drain, the other is called a source in this specification. That is, they are not distinguished depending on the potential level. Therefore, a portion called a source in this specification can be alternatively referred to as a drain.
  • voltage refers to a potential difference between a predetermined potential and a reference potential (e.g., a ground potential) in many cases. Accordingly, voltage, potential and a potential difference can be referred to as potential, voltage, and a voltage difference, respectively.
  • an oxide film including a crystal with c-axis alignment which has a triangular or hexagonal atomic arrangement when seen from the direction of an a-b plane, a surface, or an interface
  • metal atoms are arranged in a layered manner, or metal atoms and oxygen atoms are arranged in a layered manner along the c-axis, and the direction of the a-axis or the b-axis is varied in the a-b plane (or the surface, or at the interface) (the crystal rotates around the c-axis).
  • Such a crystal is also referred to as a c-axis aligned crystal (CAAC).
  • CAAC c-axis aligned crystal
  • an oxide including CAAC means a non-single-crystal oxide material including a phase which has a triangular, hexagonal, regular triangular, or regular hexagonal atomic arrangement when seen from the direction perpendicular to the a-b plane and in which metal atoms are arranged in a layered manner or metal atoms and oxygen atoms are arranged in a layered manner when seen from the direction perpendicular to the c-axis direction.
  • the oxide film including CAAC may have a grain boundary, which is a film having a novel structure in which crystals are not necessarily aligned in the a-b plane direction.
  • CAAC is not single crystal.
  • the oxide film including CAAC is not composed of only an amorphous component.
  • the oxide film including CAAC includes a crystallized portion (crystalline portion), a boundary between one crystalline portion and another crystalline portion is not clear in some cases.
  • Nitrogen may be substituted for part of oxygen included in the oxide film including CAAC.
  • the c-axes of individual crystalline portions including CAAC may be aligned in a certain direction (e.g., a direction perpendicular to a surface of a substrate over which the oxide film including CAAC is formed or a surface of the oxide film including CAAC).
  • the normals of the a-b planes of the individual crystalline portions including CAAC may be aligned in a certain direction (e.g., a direction perpendicular to a surface of a substrate over which the oxide film including CAAC is formed or a surface of the oxide film including CAAC).
  • the oxide film including CAAC becomes a conductor, a semiconductor, or an insulator depending on its composition or the like.
  • the CAAC transmits or does not transmit visible light depending on its composition or the like.
  • An example of an oxide including such a CAAC is a material which is formed into a film shape and has a triangular or hexagonal atomic arrangement when observed from the direction perpendicular to a surface of the film, a surface of a supporting substrate, or an interface and in which metal atoms are arranged in a layered manner or metal atoms and oxygen atoms (or nitrogen atoms) are arranged in a layered manner when a cross section of the film is observed.
  • FIGS. 1A to 1D the vertical direction corresponds to the c-axis direction and a plane perpendicular to a flat surface in FIGS. 1A to 1D corresponds to the a-b plane, unless otherwise specified.
  • an upper half and “a lower half” are simply used, they refer to an upper half above the a-b plane and a lower half below the a-b plane (an upper half and a lower half with respect to the a-b plane).
  • FIG. 1A illustrates a structure having one hexacoordinate metal atom M_ 1 and six tetracoordinate O proximate to the metal atom M_ 1 .
  • a subunit here.
  • the structure in FIG. 1A is actually an octahedral structure, but is illustrated as a planar structure for simplicity. Note that three tetracoordinate O exist in each of an upper half and a lower half in FIG. 1A .
  • the subunit including only one metal atom is typically illustrated, actually, a plurality of subunits are bonded through tricoordinate O or tetracoordinate O to extend in a planar direction, so that a metal oxide layer is formed.
  • FIG. 1B illustrates a structure having one pentacoordinate metal atom M_ 2 , three tricoordinate O proximate to the metal atom M_ 2 , and two tetracoordinate O proximate to the metal atom M_ 2 . All the tricoordinate O atoms exist on the a-b plane. One tetracoordinate O exists in each of an upper half and a lower half in FIG. 1B .
  • FIG. 1C illustrates a structure having one tetracoordinate metal atom M_ 3 and four tetracoordinate O proximate to the metal atom M_ 3 .
  • one tetracoordinate O exists in an upper half and three tetracoordinate O exist in a lower half.
  • a metal atom whose coordination number is 4, 5, or 6 is bonded to another metal atom through a tetracoordinate O.
  • a metal atom is bonded to another metal atom through tetracoordinate O, the number of which is four in total.
  • the hexacoordinate metal atom M_ 1 is bonded through three tetracoordinate O atoms in the upper half, it is bonded to the pentacoordinate metal atom M_ 2 through tetracoordinate O in the upper half of the pentacoordinate metal atom M_ 2 , the pentacoordinate metal atom M_ 2 through tetracoordinate O in the lower half of the pentacoordinate metal atom M_ 2 , or the tetracoordinate metal atom M_ 3 through the tetracoordinate O in the upper half of the tetracoordinate metal atom M_ 3 .
  • subunits are bonded to each other so that the total electric charge in the layered structure is 0.
  • electric charge of a tricoordinate O for making one bond and electric charge of a tetracoordinate O for making one bond can be assumed to be ⁇ 0.667 and ⁇ 0.5, respectively.
  • electric charge of (hexacoordinate or pentacoordinate) In, electric charge of (tetracoordinate) Zn, electric charge of (pentacoordinate) Ga, and electric charge of (pentacoordinate or hexacoordinate) Sn are +3, +2, +3, and +4, respectively. Therefore, electric charge of each of a subunit including In, a subunit including Zn, and a subunit including Ga is 0. Thus, the total electric charge of a layered structure having a combination of such subunits is always 0.
  • electric charge of a subunit including Sn is +1. Therefore, electric charge of ⁇ 1, which cancels +1, is needed to form a layered structure including Sn.
  • a structure having electric charge of ⁇ 1 a structure in which two subunits including Zn are bonded can be given. For example, when one subunit including Sn is combined with one structure in which two subunits including Zn are bonded, electric charge is canceled, whereby the total electric charge in the layered structure can be 0.
  • FIG. 1D illustrates an In—Sn—Zn—O-based layered structure.
  • tricoordinate O is omitted, and as for tetracoordinate O, only the number of tetracoordinate O is shown.
  • An In atom can have either five ligands or six ligands.
  • In—Sn—Zn—O-based crystal In 2 SnZn 3 O 8
  • a layered structure of the In—Sn—Zn—O-based crystal can be expressed as a composition formula, In 2 SnZn 2 O 7 (ZnO) m (m is 0 or a natural number).
  • a first oxide film is formed over a substrate by a sputtering method, a molecular beam epitaxy method, an atomic layer deposition method, or a pulsed laser deposition method.
  • a sputtering method a molecular beam epitaxy method
  • an atomic layer deposition method a pulsed laser deposition method.
  • the substrate temperature is higher than or equal to 150° C. and lower than or equal to 450° C., preferably, higher than or equal to 200° C. and lower than or equal to 350° C.
  • Crystallization of the oxide film including CAAC can be further promoted by increasing the substrate temperature.
  • the substrate may be subjected to first heat treatment.
  • the first heat treatment may be performed at a temperature, for example, higher than or equal to 200° C. and lower than the strain point of the substrate, and is preferably performed at a temperature higher than or equal to 250° C. and lower than or equal to 450° C.
  • the first heat treatment is performed in an oxidizing atmosphere, an inert atmosphere, or a reduced-pressure atmosphere, but the atmosphere is not limited thereto.
  • the treatment time is 3 minutes to 24 hours. As the treatment time is prolonged, the ratio of the crystalline region to the amorphous region in the oxide film can be increased. However, heat treatment for longer than 24 hours is not preferable because the productivity is reduced.
  • the oxidizing atmosphere is an atmosphere containing an oxidizing gas.
  • the oxidizing gas is oxygen, ozone, nitrous oxide, or the like, and it is preferable that the oxidation gas does not contain water, hydrogen, and the like.
  • the purity of oxygen, ozone, or nitrous oxide to be introduced into a heat treatment apparatus is greater than or equal to 8N (99.999999%), preferably greater than or equal to 9N (99.9999999%), i.e., the impurity concentration is lower than or equal to 1 ppm, preferably, lower than 0.1 ppm.
  • an oxidizing gas and an inert gas may be mixed to be used. In that case, the mixture contains an oxidizing gas at a concentration of higher than or equal to 10 ppm.
  • an inert atmosphere refers to an atmosphere containing an inert gas (such as nitrogen or a rare gas (e.g., helium, neon, argon, krypton, or xenon)) as the main component.
  • an inert gas such as nitrogen or a rare gas (e.g., helium, neon, argon, krypton, or xenon)
  • the concentration of a reactive gas is lower than 10 ppm.
  • a rapid thermal anneal (RTA) apparatus can be used for the first heat treatment.
  • RTA rapid thermal anneal
  • the heat treatment can be performed at a temperature higher than or equal to the strain point of the substrate.
  • the time required for formation of the oxide film in which the ratio of a crystalline region to an amorphous region is high can be shortened.
  • M represents one or more metal elements selected from Ga, Al, Mn, and Co.
  • M may be Ga, Ga and Al, Ga and Mn, Ga and Co, or the like.
  • an In—Ga—Zn—O-based material containing nitrogen at a concentration higher than or equal to 5 ⁇ 10 19 atoms/cm 3 , preferably higher than or equal to 1 ⁇ 10 20 atoms/cm 3 , and lower than 7 at. % becomes an oxide having a c-axis-aligned hexagonal crystal structure, which includes one layer containing Ga and Zn between an In—O crystal plane (a crystal plane containing indium and oxygen) and another In—O crystal plane (a crystal plane containing indium and oxygen).
  • a plurality of layers containing Ga and Zn may be provided between the In—O crystal planes.
  • a second oxide film may be formed over the first oxide film, whereby an oxide stack may be formed.
  • the second oxide film can be formed by the same method as the first oxide film.
  • the second oxide film When the substrate is heated while the second oxide film is formed, the second oxide film can be crystallized with use of the first oxide film as a seed crystal. At this time, to compose the first oxide film and the second oxide film using the same kind of element is referred to as “homo-growth”. Alternatively, to compose the first oxide film and the second oxide film using elements, at least one kind of which differs between the first oxide film and the second oxide film, is referred to as “hetero-growth”.
  • second heat treatment may be performed after the second oxide film is formed.
  • the second heat treatment may be performed in a manner similar to that of the first heat treatment.
  • an oxide stack in which the ratio of a crystalline region to an amorphous region is high can be obtained.
  • the second oxide film can be crystallized with use of the first oxide film as a seed crystal.
  • homo-growth in which the first oxide film and the second oxide film are composed of the same element may be caused.
  • hetero-growth in which the first oxide film and the second oxide film are composed of elements, at least one kind of which differs between the first oxide film and the second oxide film, may be caused.
  • an oxide film including CAAC can be formed.
  • FIG. 2A is a top view of a transistor.
  • FIGS. 2B and 2C illustrate a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D shown in FIG. 2A .
  • the cross section A-B is a cross section of the transistor including a substrate 100 , a gate electrode 104 over the substrate 100 , a gate insulating film 112 covering the substrate 100 and the gate electrode 104 , a semiconductor film 106 over the gate electrode 104 with the gate insulating film 112 positioned therebetween, a pair of electrodes 116 which is over the semiconductor film 106 and partly in contact with the semiconductor film 106 , and an interlayer insulating film 118 covering the gate insulating film 112 , the semiconductor film 106 , and the pair of electrodes 116 .
  • the gate electrode 104 may be formed to have a single-layer structure or a stacked-layer structure, using at least one of the following materials: one of Al, Ti, Cr, Co, Ni, Cu, Y, Zr, Mo, Ag, Ta, and W; a nitride of any of these elements; an oxide of any of these elements; and an alloy of any of these elements.
  • the gate electrode 104 can include a conductive film formed using the oxide film including CAAC described in Embodiment 1 (an oxide conductive film). The composition of the oxide conductive film may control the work function.
  • an oxide conductive film has higher resistance than a metal film
  • the low-resistance film is formed using a material selected from the aforementioned materials, so that the sheet resistance is lower than or equal to 10 ⁇ /sq. Note that in the stacked structure, the oxide conductive film is formed on the gate insulating film 112 side.
  • the lateral length and the longitudinal length of the gate electrode 104 are larger than those of the semiconductor film 106 , so that degradation and generation of electric charge due to light are suppressed in the semiconductor film 106 ; however, the size is not limited thereto.
  • the lateral length and the longitudinal length of the semiconductor film 106 in the top view may be larger than those of the gate electrode 104 .
  • the substrate 100 there is no particular limitation on the substrate 100 as long as it has at least heat resistance high enough to withstand heat treatment performed later.
  • a glass substrate, a ceramic substrate, a quartz substrate, or a sapphire substrate may be used as the substrate 100 .
  • a single crystal semiconductor substrate or a polycrystalline semiconductor substrate made of silicon, silicon carbide, or the like, a compound semiconductor substrate made of silicon germanium, or the like, an SOI (silicon on insulator) substrate, or the like may be used.
  • any of these substrates further provided with a semiconductor element may be used as the substrate 100 .
  • a flexible substrate may alternatively be used as the substrate 100 .
  • a transistor is formed directly on the flexible substrate.
  • a method for providing the transistor over the flexible substrate there is also a method in which a non-flexible substrate is used as the substrate 100 , the transistor is formed thereover, and then the transistor is separated and transferred to a flexible substrate.
  • a separation layer is preferably provided between the substrate 100 and the transistor.
  • the semiconductor film 106 a silicon film, a germanium film, a silicon germanium film, a silicon carbide film, a gallium nitride film, or a semiconductor film formed using the oxide film including CAAC described in Embodiment 1 (an oxide semiconductor film) may be used. Since the oxide semiconductor film can be formed easily and have high field-effect mobility without laser beam treatment or the like, it is preferably used as a material of the semiconductor film 106 . In addition, a transistor in which the interface level of an interface between the oxide semiconductor film and the gate insulating film in contact with the oxide semiconductor film is low can be obtained.
  • the gate insulating film 112 and the interlayer insulating film 118 may be formed to have a stacked-layer structure or a single-layer structure using, for example, silicon oxide, silicon oxynitride, silicon nitride oxide, silicon nitride, aluminum oxide, hafnium oxide, yttrium oxide, zirconium oxide, or the like.
  • the gate insulating film 112 and the interlayer insulating film 118 may be formed by a thermal oxidation method, a CVD method, a sputtering method, or the like.
  • a film from which oxygen is released by heating may be used as each of the gate insulating film 112 and the interlayer insulating film 118 . With use of such a film from which oxygen is released by heating, defects generated in the semiconductor film 106 can be repaired and electric characteristics of the transistor can be inhibited from being degraded.
  • silicon oxynitride refers to a substance that contains more oxygen than nitrogen and for example, silicon oxynitride includes oxygen, nitrogen, silicon, and hydrogen at concentrations higher than or equal to 50 at. % and lower than or equal to 70 at. %, higher than or equal to 0.5 at. % and lower than or equal to 15 at. %, higher than or equal to 25 at. % and lower than or equal to 35 at. %, and higher than or equal to 0 at. % and lower than or equal to 10 at. %, respectively.
  • a silicon nitride oxide film refers to a substance that contains more nitrogen than oxygen and includes oxygen, nitrogen, silicon, and hydrogen at concentrations higher than or equal to 5 at.
  • each of the gate insulating film 112 and the interlayer insulating film 118 may be an insulating film through which the material of the pair of electrodes 116 is not easily diffused.
  • the interlayer insulating film 118 serves as a protective film of the semiconductor film 106 .
  • TDS thermal desorption spectroscopy
  • the amount of released gas in TDS analysis is proportional to the integral value of a spectrum. Therefore, the amount of released gas can be calculated from the ratio between the measured integral value of a spectrum and the reference value of a standard sample.
  • the reference value of a standard sample refers to the ratio of the density of a predetermined atom contained in a sample to the integral value of a spectrum.
  • the number of the released oxygen molecules (N O2 ) from an insulating film can be found according to a Numerical Expression 1 with the TDS analysis results of a silicon wafer containing hydrogen at a predetermined density which is the standard sample and the TDS analysis results of the insulating film.
  • N O2 the number of the released oxygen molecules from an insulating film.
  • all spectra in a mass number of 32 which are obtained by the TDS analysis are assumed to originate from an oxygen molecule.
  • CH 3 OH which is given as a gas having a mass number of 32, is not taken into consideration on the assumption that it is unlikely to be present.
  • an oxygen molecule including an oxygen atom having a mass number of 17 or 18 which is an isotope of an oxygen atom is also not taken into consideration because the proportion of such a molecule in the natural world is minimal.
  • N H2 is the value obtained by conversion of the number of hydrogen molecules desorbed from the standard sample into densities.
  • S H2 is the integral value of a spectrum when the standard sample is subjected to TDS analysis.
  • the reference value of the standard sample is set to N H2 /S H2 .
  • S O2 is the integral value of a spectrum when the insulating film is subjected to TDS analysis.
  • is a coefficient affecting the intensity of the spectrum in the TDS analysis.
  • the amount of released oxygen from the above insulating film is measured with a thermal desorption spectroscopy apparatus produced by ESCO Ltd., EMD-WA1000S/W using a silicon wafer containing a hydrogen atom at 1 ⁇ 10 16 atoms/cm 3 as the standard sample.
  • oxygen is partly detected as an oxygen atom.
  • the ratio between oxygen molecules and oxygen atoms can be calculated from the ionization rate of the oxygen molecules. Note that, since the above ⁇ includes the ionization rate of the oxygen molecules, the number of the released oxygen atoms can also be estimated through the evaluation of the number of the released oxygen molecules.
  • N O2 is the number of the released oxygen molecules.
  • the amount of released oxygen on an oxygen atom basis is twice the number of the released oxygen molecules.
  • the film from which oxygen is released by heating may be an oxygen-excess silicon oxide (SiO X (X>2)).
  • the number of oxygen atoms per unit volume is more than twice the number of silicon atoms per unit volume.
  • the number of silicon atoms and the number of oxygen atoms per unit volume are measured by Rutherford backscattering spectrometry.
  • the interface state density between the semiconductor film 106 and the gate insulating film 112 or the interface state density between the semiconductor film 106 and the interlayer insulating film 118 can be decreased.
  • carrier trapping at the interface between the semiconductor film 106 and the gate insulating film 112 or the interface between the semiconductor film 106 and the interlayer insulating film 118 can be suppressed, and thus a transistor with less degradation in electric characteristics can be obtained.
  • oxygen vacancy in the oxide semiconductor film in some cases.
  • part of oxygen vacancy in an oxide semiconductor film serves as a donor and causes release of an electron which is a carrier.
  • the threshold voltage of a transistor shifts in the negative direction.
  • Oxygen is sufficiently supplied from the gate insulating film 112 or the interlayer insulating film 118 to the semiconductor film 106 that is an oxide semiconductor film, whereby the density of oxygen vacancy in the oxide semiconductor film, which causes the negative shift of the threshold voltage, can be reduced.
  • a film from which oxygen is released by heating is used for the gate insulating film 112 or the interlayer insulating film 118 , the interface state density at an interface between the semiconductor film 106 and the gate insulating film 112 or the interface state density at an interface between the semiconductor film 106 and the interlayer insulating film 118 and the oxygen vacancy density in the semiconductor film 106 that is an oxide semiconductor film can be reduced.
  • the influence of carrier trapping at the interface between the semiconductor film 106 that is an oxide semiconductor film and the gate insulating film 112 or at the interface between the semiconductor film 106 and the interlayer insulating film 118 can be reduced.
  • the pair of electrodes 116 may be formed using the metal, the metal nitride, the metal oxide, or the alloy, which is given as the material for the gate electrode 104 , or the like as appropriate.
  • the pair of electrodes 116 When a film including copper (Cu) is used for the pair of electrodes 116 , the resistance of a wiring can be reduced, and generation of wiring delays or the like even in a large-sized display device can be reduced.
  • Cu copper
  • adhesion to the substrate 100 is decreased depending on the material of the substrate 100 ; thus, it is preferable for the pair of electrodes 116 to have a stacked-layer structure including a film with high adhesion to the substrate 100 .
  • a film with high adhesion to the substrate 100 a film containing Ti, Mo, Mn, Al, or the like may be used.
  • a Cu—Mn—Al alloy may be used.
  • FIGS. 3A to 3C are a top view and cross-sectional views of a transistor which is one embodiment of the present invention.
  • FIGS. 3B and 3C illustrate a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D in FIG. 3A .
  • the cross section A-B is a cross-section of the transistor which includes the substrate 100 , the gate electrode 104 over the substrate 100 , the gate insulating film 112 covering the substrate 100 and the gate electrode 104 , the pair of electrodes 116 over the gate insulating film 112 , the semiconductor film 106 which is over the gate electrode 104 with the gate insulating film 112 positioned therebetween and partly in contact with the pair of electrodes 116 , and the interlayer insulating film 118 covering the gate insulating film 112 , and the pair of electrodes 116 , and the semiconductor film 106 .
  • the gate electrode 104 and the semiconductor film 106 in this embodiment have structures similar to those of the gate electrode 104 and the semiconductor film 106 in Embodiment 2.
  • the gate electrode including the oxide film including CAAC described in Embodiment 1 the work function is controlled, and the threshold voltage of the transistor can be controlled.
  • the oxide semiconductor film described in Embodiment 1 as the semiconductor film 106 a transistor in which the interface state density at an interface between the oxide semiconductor film and the gate insulating film in contact with the oxide semiconductor film is low can be obtained.
  • FIGS. 4A to 4C are a top view and cross-sectional views of a transistor which is one embodiment of the present invention.
  • FIGS. 4B and 4C illustrates a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D shown in FIG. 4A .
  • the cross section A-B is a cross section of the transistor which includes the substrate 100 , a base insulating film 102 over the substrate 100 , the semiconductor film 106 over the base insulating film 102 , the pair of electrodes 116 which is over the semiconductor film 106 and partly in contact with the semiconductor film 106 , the gate insulating film 112 covering the semiconductor film 106 and the pair of electrodes 116 , and the gate electrode 104 over the semiconductor film 106 with the gate insulating film 112 positioned therebetween.
  • the base insulating film 102 can have a structure similar to that of the gate insulating film 112 and that of the interlayer insulating film 118 .
  • FIGS. 5A to 5C are a top view and cross-sectional views of a transistor which is one embodiment of the present invention.
  • FIGS. 5B and 5C illustrate a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D shown in FIG. 5A .
  • the cross section A-B is a cross section of the transistor which includes the substrate 100 , the base insulating film 102 over the substrate 100 , the pair of electrodes 116 over the base insulating film 102 , the semiconductor film 106 which is over the pair of electrodes 116 and partly in contact with the pair of electrodes 116 , the gate insulating film 112 covering the semiconductor film 106 and the pair of electrodes 116 , and the gate electrode 104 over the semiconductor film 106 with the gate insulating film 112 positioned therebetween.
  • the lateral length and the longitudinal length of the gate electrode 104 are larger than those of the semiconductor film 106 , so that degradation and generation of electric charge due to light are suppressed in the semiconductor film 106 ; however, the size is not limited thereto.
  • the lateral length and the longitudinal length of the semiconductor film 106 in the top views may be larger than those of the gate electrode 104 .
  • FIGS. 6A to 6C are a top view and cross-sectional views of a transistor which is one embodiment of the present invention.
  • FIGS. 6B and 6C illustrate a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D shown in FIG. 6A .
  • the cross section A-B is a cross section of the transistor which includes the substrate 100 , the base insulating film 102 over the substrate 100 , a semiconductor film having a region 126 and a region 121 over the base insulating film 102 , the gate insulating film 112 over the region 121 , the gate electrode 104 over the gate insulating film 112 , the interlayer insulating film 118 covering the base insulating film 102 , the region 126 , the gate insulating film 112 , and the gate electrode 104 , and the pair of electrodes 116 in contact with the region 126 through an opening portion which is formed in the interlayer insulating film 118 to expose the region 126 .
  • the gate insulating film 112 and the gate electrode 104 may have substantially the same shape seen from the top surface.
  • the shape can be obtained by processing the gate electrode 104 and the gate insulating film 112 together with use of one mask. Note that after formation of the gate electrode 104 and the gate insulating film 112 , the width of the gate electrode 104 may be narrowed by performing plasma treatment or chemical treatment.
  • the region 121 may have substantially the same shape as the gate insulating film 112 or the gate electrode 104 when seen from the top surface.
  • the shape is obtained by forming the region 126 of the semiconductor film with use of the gate insulating film 112 or the gate electrode 104 as a mask.
  • an impurity such as boron, phosphorus, hydrogen, a rare gas, or nitrogen
  • the thus formed region can be the region 126 .
  • the region 121 is a region in the semiconductor film where the region 126 is not formed.
  • the region 121 functions as a channel region of the transistor. Further, the region 126 functions as a source region and a drain region of the transistor.
  • FIGS. 7A to 7C are a top view and cross-sectional views of a transistor which is one embodiment of the present invention.
  • FIGS. 7B and 7C illustrate a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D in FIG. 7A .
  • the cross section A-B is a cross-section of the transistor which includes the substrate 100 , the gate electrode 104 over the substrate 100 , the gate insulating film 112 over the gate electrode 104 , a semiconductor film having the region 126 and the region 121 over the gate electrode 104 with the gate insulating film 112 positioned therebetween, the interlayer insulating film 118 covering the semiconductor film and the gate insulating film 112 , and the pair of electrodes 116 in contact with the region 126 through an opening portion which is formed in the interlayer insulating film 118 to expose the region 126 .
  • the gate insulating film 112 and the gate electrode 104 , and the region 121 have substantially the same shape seen from the top surface; however, they are not limited thereto.
  • the gate insulating film 112 and the gate electrode 104 , and the region 121 may have different shapes from each other.
  • Embodiment 2 a liquid crystal display device manufactured using the transistor described in Embodiment 2 or Embodiment 3 will be described. Note that although an example in which one embodiment of the present invention is applied to the liquid crystal display device is described in this embodiment, application is not limited thereto. For example, application of one embodiment of the present invention to an electroluminescence (EL) display device is readily conceived by those skilled in the art.
  • EL electroluminescence
  • FIG. 8 is a circuit diagram of an active matrix liquid crystal display device.
  • the liquid crystal display device includes source lines SL_ 1 to SL_a, gate lines GL_ 1 to GL_b, and a plurality of pixels 200 .
  • Each pixel 200 includes a transistor 230 , a capacitor 220 , and a liquid crystal element 210 .
  • a pixel portion in the liquid crystal display device is constituted by arranging such a plurality of pixels 200 .
  • the source line or the gate line is simply mentioned, it is denoted as the source line SL or the gate line GL.
  • the transistor 230 the transistor described in Embodiment 2 or Embodiment 3 is used. With use of the transistor which is one embodiment of the present invention, a display device with low power consumption, favorable electric characteristics, and high reliability can be obtained.
  • the gate line GL is connected to a gate of the transistor 230
  • the source line SL is connected to a source of the transistor 230
  • a drain of the transistor 230 is connected to one of capacitor electrodes of the capacitor 220 and one of pixel electrodes of the liquid crystal element 210 .
  • the other capacitor electrode of the capacitor 220 and the other pixel electrode of the liquid crystal element 210 are connected to a common electrode. Note that the common electrode may be formed using the same material and in the same layer as the gate line GL.
  • the gate line GL is connected to a gate driver circuit.
  • the gate driver circuit may include the transistor described in Embodiment 2 or Embodiment 3. Since the threshold voltage of the transistor is controlled, the off-state current can be decreased, and the voltage used for turning the transistor on can be low. Thus, power consumption can be reduced.
  • the source line SL is connected to a source driver circuit.
  • the source driver circuit may include the transistor described in Embodiment 2 or Embodiment 3. Since the threshold voltage of the transistor is controlled, the off-state current can be decreased, and the voltage used for turning the transistor on can be low. Thus, power consumption can be reduced.
  • One of or both the gate driver circuit and the source driver circuit may be formed over a substrate which is separately prepared, and a connection method such as a chip on glass (COG) method, a wire bonding method, or a tape automated bonding (TAB) method may be employed.
  • a connection method such as a chip on glass (COG) method, a wire bonding method, or a tape automated bonding (TAB) method may be employed.
  • COG chip on glass
  • TAB tape automated bonding
  • the protection circuit is preferably formed using a nonlinear element.
  • the threshold voltage of the transistor 230 is controlled, the electric charge stored in the capacitor 220 is barely likely to be discharged, and capacitance of the capacitor 220 can be reduced, so that power consumption needed for charging can be reduced.
  • a time period during which the voltage is held can be made longer.
  • the frequency of rewriting display can be reduced in the case of an image with little motion (including a still image); thus, further reduction in power consumption can be achieved.
  • capacitance of the capacitor 220 can be further reduced, so that power consumption needed for charging can be reduced.
  • a liquid crystal display device with high reliability and low power consumption can be obtained.
  • Typical examples of volatile semiconductor memory devices include a dynamic random access memory (DRAM) which stores data by selecting a transistor included in a memory element and storing electric charge in a capacitor and a static random access memory (SRAM) which holds stored data using a circuit such as a flip-flop.
  • DRAM dynamic random access memory
  • SRAM static random access memory
  • nonvolatile semiconductor memory devices include a flash memory which has a floating gate between a gate electrode and a channel formation region of a transistor and stores data by holding electric charge in the floating gate.
  • Embodiment 2 or Embodiment 3 can be applied to some of transistors included in the above semiconductor memory device.
  • a memory cell includes a bit line BL, a word line WL, a sense amplifier SAmp, a transistor Tr, and a capacitor C (see FIG. 9A ).
  • the voltage held by the capacitor C is gradually reduced over time due to the off-state current of the transistor Tr as shown in FIG. 9B .
  • the voltage originally charged from V 0 to V 1 is decreased to VA which is a limit for reading data 1 .
  • This period is called a holding period T_ 1 .
  • refresh operation needs to be performed within the holding period T_ 1 .
  • the holding period T_ 1 can be made longer because the threshold voltage of the transistor is controlled. That is, frequency of the refresh operation can be reduced, which results in reduction in power consumption.
  • the time period for holding the voltage can further be prolonged, so that the power consumption can be further reduced.
  • the off-state current is less than or equal to 1 ⁇ 10 ⁇ 21 A, preferably less than or equal to 1 ⁇ 10 ⁇ 24 A, data can be held for several days to several decades without supply of power.
  • a volatile memory with high reliability and low power consumption can be obtained.
  • FIG. 10A is a circuit diagram of a nonvolatile memory.
  • the nonvolatile memory includes a transistor Tr_ 1 , a word line WL_ 1 connected to a gate of the transistor Tr_ 1 , a source wiring SL_ 1 connected to a source of the transistor Tr_ 1 , a transistor Tr_ 2 , a source wiring SL_ 2 connected to a source of the transistor Tr_ 2 , a drain wiring DL_ 2 connected to a drain of the transistor Tr_ 2 , a capacitor C, a capacitor wiring CL connected to one of ends of the capacitor C, and a floating gate FG connected to the other end of the capacitor C, a drain of the transistor Tr_ 1 , and a gate of the transistor Tr_ 2 .
  • the nonvolatile memory described in this embodiment utilizes variation in the threshold voltage of the transistor Tr_ 2 , which depends on the potential of the floating gate FG.
  • FIG. 10B is a graph showing a relation between the drain current I D _ 2 flowing through the transistor Tr_ 2 and the voltage V CL of the capacitor wiring CL.
  • the floating gate FG can control voltage through the transistor Tr_ 1 .
  • the potential of the source wiring SL_ 1 is set to VDD.
  • the potential of the word line WL_ 1 when the potential of the word line WL_ 1 is set to be higher than or equal to the potential obtained by adding VDD to the threshold voltage Vth of the transistor Tr_ 1 , the potential of the floating gate FG can be HIGH. Further, when the potential of the word line WL_ 1 is set to be lower than or equal to the threshold voltage Vth of the transistor Tr_ 1 , the potential of the floating gate FG can be LOW.
  • the drain current I D _ 2 is small when V CL is 0 V, so that data 0 is given.
  • the drain current I D _ 2 is large when V CL is 0 V, so that data 1 is given. In such a manner, data can be stored.
  • the off-state current of the transistor can be extremely reduced; thus, unintentional leakage of the electric charge stored in the floating gate FG, between the source and the drain of the transistor Tr_ 1 , can be suppressed. As a result, data can be held for a long time. Further, since the threshold voltage of the transistor Tr_ 1 is controlled in accordance with one embodiment of the present invention, the voltage needed for writing can be reduced, and thus power consumption can be less than that of the flash memory or the like.
  • Embodiment 2 the transistor described in Embodiment 2 or Embodiment 3 can be applied to the transistor Tr_ 2 .
  • FIG. 11 is a circuit diagram of a nonvolatile memory.
  • the nonvolatile memory includes the transistor Tr_ 1 , a word line WL_ 1 connected to the gate of the transistor Tr_ 1 , the source wiring SL_ 1 connected to the source of the transistor Tr_ 1 , the transistor Tr_ 2 , the source wiring SL_ 2 connected to the source of the transistor Tr_ 2 , and the drain wiring DL_ 2 connected to the drain of the transistor Tr_ 2 .
  • the gate of the transistor Tr_ 2 is connected to the drain of the transistor Tr_ 1 .
  • the transistor Tr_ 1 In the case where the transistor whose off-state current is small is used as the transistor Tr_ 1 , electric charge can be held between the drain of the transistor Tr_ 1 and the gate of the transistor Tr_ 2 without the capacitor.
  • the structure without the capacitor makes it possible to reduce an area of a memory, and the integration degree can be more increased than that of the structure with a capacitor.
  • nonvolatile memory including four or five wirings is described in this embodiment, a structure of the nonvolatile memory is not limited thereto.
  • a structure in which one wiring functions as the source wiring SL_ 1 and the drain wiring DL_ 2 may be employed.
  • a semiconductor memory device with high reliability and low power consumption can be obtained.
  • FIG. 12A illustrates a portable information terminal, which includes a housing 300 , a button 301 , a microphone 302 , a display portion 303 , a speaker 304 , and a camera 305 , and has a function as a mobile phone.
  • a portable information terminal which includes a housing 300 , a button 301 , a microphone 302 , a display portion 303 , a speaker 304 , and a camera 305 , and has a function as a mobile phone.
  • One embodiment of the present invention can be applied to the display portion 303 and the camera 305 .
  • one embodiment of the present invention can also be applied to an arithmetic unit, a wireless circuit, or a memory device inside the main body.
  • FIG. 12B illustrates a display which includes a housing 310 and a display portion 311 .
  • One embodiment of the present invention can be applied to the display portion 311 .
  • a display having high display quality can be provided even in the case where the size of the display portion 311 is increased.
  • FIG. 12C illustrates a digital still camera which includes a housing 320 , a button 321 , a microphone 322 , and a display portion 323 .
  • One embodiment of the present invention can be applied to the display portion 323 .
  • one embodiment of the present invention can also be applied to a memory device or an image sensor.
  • cost of an electric device can be reduced. Further, a display device having high display quality can be obtained.
  • FIGS. 13A and 13B show a planar image and a cross-sectional image of an oxide including CAAC, which are obtained with high-angle annular dark field scanning transmission electron microscopy (HAADF-STEM).
  • FIGS. 14A and 14B show a planar image and a cross-sectional image of an amorphous oxide, which are obtained with HAADF-STEM.
  • Sample 1 and Sample 2 were In—Ga—Zn—O-based oxide films each formed over a quartz substrate by a DC sputtering method.
  • the other deposition conditions were as follows: a power of 0.5 kW; a deposition pressure of 0.4 Pa; a deposition gas including Ar (35 sccm) and O 2 (15 sccm); and a distance of 60 mm between a target and a substrate.
  • a power of 0.5 kW a deposition pressure of 0.4 Pa
  • the substrate temperature was 400° C.
  • the substrate temperature was room temperature. Heat treatment was not performed after film formation.
  • Sample 1 is an oxide film including CAAC.
  • Sample 2 is not an oxide film including CAAC.
  • an oxide film including CAAC was able to be obtained.
  • Sample 3 and Sample 4 were In—Ga—Zn—O-based oxide films each formed over a quartz substrate by a DC sputtering method.
  • the other deposition conditions were as follows: a power of 0.5 kW; a deposition pressure of 0.4 Pa; a distance of 60 mm between a target and a substrate; and a substrate temperature of 400° C.
  • a deposition gas for Sample 3 was O 2 (40 sccm), and a deposition gas for Sample 4 was N 2 (40 sccm).
  • FIG. 15 and FIG. 16 each show XRD spectra obtained by an out-of-plane method.
  • FIG. 15 shows XRD spectra after deposition (as-depo)
  • FIG. 16 shows XRD spectra after heat treatment at 450° C. for an hour in an N 2 atmosphere, which was performed after the deposition.
  • a solid line 1101 and a solid line 1103 each indicate an XRD spectrum of Sample 3
  • a solid line 1102 and a solid line 1104 each indicate an XRD spectrum of Sample 4.
  • FIG. 17 and FIG. 18 each show XRD spectra obtained by an in-plane method.
  • FIG. 17 shows XRD spectra after deposition (as-depo)
  • FIG. 18 shows XRD spectra after heat treatment at 450° C. for an hour in an N 2 atmosphere, which was performed after deposition.
  • a solid line 1111 and a solid line 1113 each indicate an XRD spectrum of Sample 3
  • a solid line 1112 and a solid line 1114 each indicate an XRD spectrum of Sample 4.
  • FIG. 19 and FIG. 20 each show XRD spectra measured under conditions where an optical system was fixed to correspond to the peak position (2 ⁇ ) of the (110) plane obtained by the in-plane method and the samples were rotated around a normal on the sample surface as an axis.
  • a solid line 1121 and a solid line 1123 each indicate an XRD spectrum of Sample 3
  • a solid line 1122 and a solid line 1124 each indicate an XRD spectrum of Sample 4.
  • the measured samples had characteristics of CAAC, which is not single crystal and has a different property from polycrystal.
  • a material is not particularly limited thereto.
  • an oxide film including CAAC can be obtained.
  • a transistor was manufactured using an In—Ga—Zn—O-based oxide film (with a thickness of 35 nm) including CAAC over a glass substrate (600 mm ⁇ 720 mm), and initial characteristics thereof is shown in FIG. 21 .
  • the manufactured transistor was a bottom-gate transistor having the structure illustrated in FIGS. 2A to 2C , in which the channel length L was 3 ⁇ m and the channel width W was 50 ⁇ m. Further, the thickness of a gate insulating film of the transistor was 100 nm.
  • the average value of the threshold voltages Vth measured in the transistor was 1.34 V, and the average value of the field-effect mobilities measured in the transistor was 10.7 cm 2 /Vs.
  • a plurality of transistors each including an In—Ga—Zn—O-based oxide film (with a thickness of 35 nm) including CAAC were newly manufactured over a 5-inch substrate, and were subjected to BT tests.
  • Each of the manufactured transistors was a bottom-gate transistor having the structure illustrated in FIGS. 2A to 2C , which had a channel length L of 6 ⁇ m and a channel width W of 50 ⁇ m.
  • the thickness of a gate insulating film in each transistor was 100 nm.
  • the BT test is one kind of accelerated test and can evaluate change in characteristics, caused by long-term usage, of transistors in a short time.
  • the amount of shift in threshold voltage of the transistor between before and after the BT test is an important indicator for examining reliability.
  • the amount of shift in the threshold voltage Vth ( ⁇ Vth) between before and after the BT test is small, the transistor has higher reliability.
  • the temperature of the substrate over which the transistor is formed (substrate temperature) is set at fixed temperature, a source and a drain of the transistor are set at the same potential, and a gate is supplied with potential different from those of the source and the drain for a certain period.
  • the substrate temperature may be determined as appropriate in accordance with the test purpose.
  • a BT test in which a potential applied to a gate is higher than the potential of a source and a drain is referred to as +BT test and a BT test in which a potential applied to a gate is lower than the potential of a source and a drain is referred to as ⁇ BT test.
  • the stress condition of a BT test can be determined in accordance with a substrate temperature, the electric field intensity applied to a gate insulating film, and a time period of application of electric field.
  • the intensity of the electric field applied to the gate insulating film is determined in accordance with a value obtained by dividing a potential difference between the gate and the source and drain by the thickness of the gate insulating film. For example, in the case where the intensity of the electric field applied to the gate insulating film with a thickness of 100 nm is to be 2 MV/cm, the potential difference may be set to 20 V.
  • a voltage refers to the difference between potentials of two points, and a potential refers to electrostatic energy (electric potential energy) of a unit charge at a given point in an electrostatic field.
  • a difference between a potential of one point and a reference potential e.g., a ground potential
  • a potential and a voltage are used as synonymous words in many cases.
  • a potential may be rephrased as a voltage and a voltage may be rephrased as a potential unless otherwise specified.
  • the substrate temperature was 80° C.
  • the intensity of an electric field applied to the gate insulating film was 3 MV/cm
  • the application time also called stress time
  • FIG. 22A shows a result of the +BT test performed for 2000 seconds
  • FIG. 22B shows a result of the ⁇ BT test performed for 2000 seconds.
  • the threshold voltage Vth after the +BT test was shifted by 0.63 V in the positive direction from the threshold voltage value in the initial characteristics.
  • the threshold voltage Vth after the ⁇ BT test was shifted by 0.02 V in the positive direction from the threshold voltage value in the initial characteristics.
  • the amount of shift in the threshold voltage ( ⁇ Vth) is less than or equal to 1 V, which proves that the transistor manufactured using an In—Ga—Zn—O-based oxide film including CAAC can have high reliability.
  • a transistor which has been never subjected to a BT test it is important to use a transistor which has been never subjected to a BT test. For example, if a ⁇ BT test is performed with use of a transistor which has been once subjected to a +BT test, the results of the ⁇ BT test cannot be evaluated correctly due to influence of the +BT test which has been performed previously. Further, the same applies to the case where a +BT test is performed on a transistor which has been once subjected to a +BT test. Note that the same does not apply to the case where a BT test is intentionally repeated in consideration of these influences.
  • FIG. 23A shows a result of a +BT test performed while a transistor was irradiated with light with use of an LED light source (white light with 10000 lux), which is also called positive-bias temperature stress photodegradation.
  • FIG. 23B shows a result of a ⁇ BT test performed while a transistor was irradiated with light with use of an LED light source, which is also called negative-bias temperature stress photodegradation.
  • the threshold voltage Vth after the +BT test is shifted by 0.27 V in the positive direction from the threshold voltage value in the initial characteristics.
  • the threshold voltage Vth after the ⁇ BT test is shifted by 0.23 V in the positive direction from the threshold voltage value in the initial characteristics.
  • the amount of shift in the threshold voltage ( ⁇ Vth) is less than or equal to 1 V, which proves that the transistor manufactured using an In—Ga—Zn—O-based oxide film including CAAC can have high reliability.
  • FIG. 24 shows time dependence of the amount of shift in the threshold voltage Vth ( ⁇ Vth) on various kinds of stress conditions.
  • the vertical axis represents the amount of shift in the threshold voltage Vth ( ⁇ Vth) on a linear scale, and the horizontal axis represents the stress time on a logarithmic scale.
  • FIGS. 25A and 25B are schematic diagrams showing mechanism of negative-bias stress temperature photodegradation.
  • FIGS. 25A and 25B each illustrate an interface between an oxide semiconductor and a gate insulating film.
  • FIG. 25A when a transistor is irradiated with light, a hole is generated. The hole is trapped or detrapped. As illustrated in FIG. 25B , the hole is drawn to the gate insulating film and thereby becoming fixed charge which causes a shift of the threshold voltage Vth in the negative direction.
  • no oxygen vacancy level is important for elimination of negative-bias temperature stress photodegradation. That is, a reduction in oxygen vacancy is effective for prevention of negative-bias temperature stress photodegradation.
  • a crystalline surface is less likely than an amorphous surface to transmit oxygen; thus, a transistor including an In—Ga—Zn—O-based oxide film including CAAC has high reliability.
  • a film from which oxygen is released by heating is used as a gate insulating film and an interlayer insulating film, and heat treatment is performed in an oxygen atmosphere, which are effective for improving reliability.

Abstract

An object is to provide a material suitably used for a semiconductor included in a transistor, a diode, or the like. Another object is to provide a semiconductor device including a transistor in which the condition of an electron state at an interface between an oxide semiconductor film and a gate insulating film in contact with the oxide semiconductor film is favorable. Further, another object is to manufacture a highly reliable semiconductor device by giving stable electric characteristics to a transistor in which an oxide semiconductor film is used for a channel. A semiconductor device is formed using an oxide material which includes crystal with c-axis alignment, which has a triangular or hexagonal atomic arrangement when seen from the direction of a surface or an interface and rotates around the c-axis.

Description

TECHNICAL FIELD
The present invention relates to a semiconductor device which includes a circuit including a semiconductor element such as a transistor, and a method for manufacturing the semiconductor device. For example, the present invention relates to a power device which is mounted on a power supply circuit; a semiconductor integrated circuit including a memory, a thyristor, a converter, an image sensor, or the like; and an electronic device on which an electro-optical device typified by a liquid crystal display panel, a light-emitting display device including a light-emitting element, or the like is mounted as a component. Moreover, the present invention relates to an oxide used in the semiconductor device.
In this specification, a “semiconductor device” generally refers to a device which can function by utilizing semiconductor characteristics; an electrooptic device, a display device such as a light-emitting display device, a semiconductor circuit, and an electronic device are all included in semiconductor devices.
BACKGROUND ART
Many transistors formed over a glass substrate or the like are manufactured using amorphous silicon, polycrystalline silicon, or the like, as typically seen in liquid crystal display devices. Although transistors including amorphous silicon have low field effect mobility, they can be formed over a larger glass substrate. On the other hand, although transistors including polycrystalline silicon have high field effect mobility, they are not suitable for being formed over a larger glass substrate.
Other than a transistor formed using silicon, a technique in which a transistor is formed using an oxide semiconductor and applied to an electronic device or an optical device has attracted attention. For example, a technique of manufacturing a transistor by using zinc oxide or In—Ga—Zn—O-based oxide as oxide semiconductor, and of using the transistor for a switching element of a pixel of a display device and the like is disclosed in Patent Document 1 and Patent Document 2.
REFERENCE
  • [Patent Document 1] Japanese Published Patent Application No. 2007-123861
  • [Patent Document 2] Japanese Published Patent Application No. 2007-096055
DISCLOSURE OF INVENTION
An object of one embodiment of the present invention is to provide a material suitably used for a semiconductor included in a transistor, a diode, or the like.
Another object is to provide a highly reliable semiconductor device which can be manufactured with use of a large-sized substrate such as a mother glass for mass production.
Electric characteristics of a transistor is easily affected by an electron state at an interface between an oxide semiconductor film and a gate insulating film in contact with the oxide semiconductor film. When the interface between the oxide semiconductor film and the gate insulating film is in an amorphous state during the manufacturing the transistor or after manufacture of the transistor, the defect density at the interface is high, and thus electric characteristics of the transistor is likely to be unstable.
Further, electric characteristics of a transistor in which an oxide semiconductor film is used for a channel are changed by irradiation with visible light or ultraviolet light.
In view of such problems, an object of one embodiment of the present invention is to provide a semiconductor device including a transistor in which an electron state at an interface between an oxide semiconductor film and a gate insulating film in contact with the oxide semiconductor film is favorable.
Further, an object of one embodiment of the present invention is to manufacture a highly reliable semiconductor device by giving stable electric characteristics to a transistor in which an oxide semiconductor film is used for a channel.
An oxide material including crystal with c-axis alignment, which has a triangular or hexagonal atomic arrangement when seen from the direction of the a-b plane, a surface, or an interface. In addition, in the crystal, the direction of the a-axis or the b-axis is varied in the a-b plane.
Note that the oxide material may contain zinc. When zinc is contained, it becomes easy to form an oxide material including crystal with c-axis alignment, which has a triangular or hexagonal atomic arrangement when seen from the direction of the a-b plane, a surface, or an interface and in which the direction of the a-axis or the b-axis is varied in the a-b plane.
Alternatively, the oxide material contains two or more kinds of elements selected from indium, gallium, zinc, tin, titanium, and aluminum.
The oxide material can be formed by a sputtering method, a molecular beam epitaxy method, an atomic layer deposition method, a pulsed laser deposition method, or the like.
The oxide material can be formed by stacking two kinds of films whose compositions are different. Alternatively, after two kinds of films are stacked, the oxide material can be formed by crystallizing the films.
One embodiment of the present invention is an oxide material including a plurality of metal oxide layers which are bonded through tetracoordinate oxygen atoms (hereinafter referred to as tetracoordinate O). In addition, one metal oxide layer is a layer which includes a tetracoordinate central metal atom, a pentacoordinate central metal atom, or a central metal atom that can have either five ligands or six ligands and extends in a planar direction by bonding the central metal atoms through a tricoordinate oxygen atom (hereinafter referred to as tricoordinate O) or tetracoordinate O.
In the case where the oxide material has conductivity, the oxide material can be used for a material of a gate electrode of a transistor. The gate electrode may be formed by stacking a film including the oxide material and a metal film.
In the case where the oxide material has conductivity, the oxide material can be used for a source electrode and a drain electrode of a transistor. Note that the source electrode and the drain electrode may be formed by stacking the oxide material and a metal film.
In the case where the oxide material has semiconductor characteristics, a film including the oxide material can be used for an active layer of a transistor. In that case, the film including the oxide material is, for example, provided in contact with a conductive film functioning as a source electrode and a drain electrode and an insulating film in the transistor. Note that the insulating film functions as a gate insulating film, a base insulating film, or an interlayer insulating film in the transistor.
According to one embodiment of the present invention, a semiconductor device having excellent electric characteristics can be provided.
Further, mass production of highly reliable semiconductor devices can be performed with use of a large-sized substrate such as a mother glass.
BRIEF DESCRIPTION OF DRAWINGS
FIGS. 1A to 1D illustrate a structure of an oxide material according to one embodiment of the present invention.
FIGS. 2A to 2C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
FIGS. 3A to 3C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
FIGS. 4A to 4C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
FIGS. 5A to 5C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
FIGS. 6A to 6C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
FIGS. 7A to 7C are a top view and cross-sectional views illustrating an example of a semiconductor device which is one embodiment of the present invention.
FIG. 8 is a circuit diagram illustrating an example of a liquid crystal display device including a transistor which is one embodiment of the present invention.
FIGS. 9A and 9B are a circuit diagram illustrating an example of a semiconductor memory device including a transistor which is one embodiment of the present invention and a graph showing electric characteristics.
FIGS. 10A and 10B are a circuit diagram illustrating an example of a semiconductor memory device including a transistor which is one embodiment of the present invention and a graph showing electric characteristics.
FIG. 11 is a circuit diagram illustrating an example of a semiconductor memory device including a transistor which is one embodiment of the present invention.
FIGS. 12A to 12C are perspective views each illustrating an example of an electronic device which is one embodiment of the present invention.
FIGS. 13A and 13B show a planar image and a cross-sectional image of an oxide film including CAAC, which are obtained with HAADF-STEM.
FIGS. 14A and 14B show a planar image and a cross-sectional image of an oxide film which does not include CAAC, which are obtained with HAADF-STEM.
FIG. 15 shows XRD spectra of oxide films including CAAC as deposited (as-depo).
FIG. 16 shows XRD spectra of oxide films including CAAC after heat treatment.
FIG. 17 shows XRD spectra of oxide films including CAAC as deposited (as-depo).
FIG. 18 shows XRD spectra of oxide films including CAAC after heat treatment.
FIG. 19 shows XRD spectra of oxide films including CAAC as deposited (as-depo).
FIG. 20 shows XRD spectra of oxide films including CAAC after heat treatment.
FIG. 21 is a graph showing Vg-Id curves of a transistor.
FIGS. 22A and 22B are graphs showing results of a +BT test and a −BT test.
FIGS. 23A and 23B are graphs showing results of a +BT test and a −BT test performed while transistors are irradiated with light.
FIG. 24 is a graph showing time dependence of the amount of shift in the threshold voltage Vth (ΔVth) on various kinds of stress conditions.
FIGS. 25A and 25B are schematic diagrams showing mechanism of negative-bias temperature stress photodegradation.
BEST MODE FOR CARRYING OUT THE INVENTION
Hereinafter, embodiments of the present invention will be described in detail with reference to the accompanying drawings. However, the present invention is not limited to the description below, and it is easily understood by those skilled in the art that modes and details disclosed herein can be modified in various ways unless departing from the spirit and the scope of the present invention. Therefore, the present invention is not construed as being limited to description of the embodiments. In describing structures of the present invention with reference to the drawings, the same reference numerals are used in common for the same portions in different drawings. Note that the same hatch pattern is applied to similar parts, and the similar parts are not especially denoted by reference numerals in some cases.
Before the present invention is described, terms used in this specification will be briefly explained. First, when one of a source and a drain of a transistor is called a drain, the other is called a source in this specification. That is, they are not distinguished depending on the potential level. Therefore, a portion called a source in this specification can be alternatively referred to as a drain.
Note that voltage refers to a potential difference between a predetermined potential and a reference potential (e.g., a ground potential) in many cases. Accordingly, voltage, potential and a potential difference can be referred to as potential, voltage, and a voltage difference, respectively.
Further, even when the expression “to be connected” is used in this specification, there is a case in which no physical connection is made in an actual circuit and a wiring is just extended.
Note that the ordinal numbers such as “first” and “second” in this specification are used for convenience and do not denote the order of steps or the stacking order of layers. In addition, the ordinal numbers in this specification do not denote particular names which specify the present invention.
Embodiment 1
In this embodiment, a method for forming an oxide film including a crystal with c-axis alignment, which has a triangular or hexagonal atomic arrangement when seen from the direction of an a-b plane, a surface, or an interface, will be described. In the crystal, metal atoms are arranged in a layered manner, or metal atoms and oxygen atoms are arranged in a layered manner along the c-axis, and the direction of the a-axis or the b-axis is varied in the a-b plane (or the surface, or at the interface) (the crystal rotates around the c-axis). Such a crystal is also referred to as a c-axis aligned crystal (CAAC).
In a broad sense, an oxide including CAAC means a non-single-crystal oxide material including a phase which has a triangular, hexagonal, regular triangular, or regular hexagonal atomic arrangement when seen from the direction perpendicular to the a-b plane and in which metal atoms are arranged in a layered manner or metal atoms and oxygen atoms are arranged in a layered manner when seen from the direction perpendicular to the c-axis direction. Further, the oxide film including CAAC may have a grain boundary, which is a film having a novel structure in which crystals are not necessarily aligned in the a-b plane direction.
CAAC is not single crystal. In addition, the oxide film including CAAC is not composed of only an amorphous component. Although the oxide film including CAAC includes a crystallized portion (crystalline portion), a boundary between one crystalline portion and another crystalline portion is not clear in some cases.
Nitrogen may be substituted for part of oxygen included in the oxide film including CAAC. The c-axes of individual crystalline portions including CAAC may be aligned in a certain direction (e.g., a direction perpendicular to a surface of a substrate over which the oxide film including CAAC is formed or a surface of the oxide film including CAAC). Alternatively, the normals of the a-b planes of the individual crystalline portions including CAAC may be aligned in a certain direction (e.g., a direction perpendicular to a surface of a substrate over which the oxide film including CAAC is formed or a surface of the oxide film including CAAC).
The oxide film including CAAC becomes a conductor, a semiconductor, or an insulator depending on its composition or the like. The CAAC transmits or does not transmit visible light depending on its composition or the like.
An example of an oxide including such a CAAC is a material which is formed into a film shape and has a triangular or hexagonal atomic arrangement when observed from the direction perpendicular to a surface of the film, a surface of a supporting substrate, or an interface and in which metal atoms are arranged in a layered manner or metal atoms and oxygen atoms (or nitrogen atoms) are arranged in a layered manner when a cross section of the film is observed.
The CAAC will be described in detail with reference to FIGS. 1A to 1D. In FIGS. 1A to 1D, the vertical direction corresponds to the c-axis direction and a plane perpendicular to a flat surface in FIGS. 1A to 1D corresponds to the a-b plane, unless otherwise specified. When the expressions “an upper half” and “a lower half” are simply used, they refer to an upper half above the a-b plane and a lower half below the a-b plane (an upper half and a lower half with respect to the a-b plane).
FIG. 1A illustrates a structure having one hexacoordinate metal atom M_1 and six tetracoordinate O proximate to the metal atom M_1. Such a structure in which one metal atom and proximate oxygen atoms to the metal atom are only illustrated is called a subunit here. The structure in FIG. 1A is actually an octahedral structure, but is illustrated as a planar structure for simplicity. Note that three tetracoordinate O exist in each of an upper half and a lower half in FIG. 1A. Although the subunit including only one metal atom is typically illustrated, actually, a plurality of subunits are bonded through tricoordinate O or tetracoordinate O to extend in a planar direction, so that a metal oxide layer is formed.
FIG. 1B illustrates a structure having one pentacoordinate metal atom M_2, three tricoordinate O proximate to the metal atom M_2, and two tetracoordinate O proximate to the metal atom M_2. All the tricoordinate O atoms exist on the a-b plane. One tetracoordinate O exists in each of an upper half and a lower half in FIG. 1B.
FIG. 1C illustrates a structure having one tetracoordinate metal atom M_3 and four tetracoordinate O proximate to the metal atom M_3. In FIG. 1C, one tetracoordinate O exists in an upper half and three tetracoordinate O exist in a lower half.
A metal atom whose coordination number is 4, 5, or 6 is bonded to another metal atom through a tetracoordinate O. Specifically, a metal atom is bonded to another metal atom through tetracoordinate O, the number of which is four in total. For example, in the case where the hexacoordinate metal atom M_1 is bonded through three tetracoordinate O atoms in the upper half, it is bonded to the pentacoordinate metal atom M_2 through tetracoordinate O in the upper half of the pentacoordinate metal atom M_2, the pentacoordinate metal atom M_2 through tetracoordinate O in the lower half of the pentacoordinate metal atom M_2, or the tetracoordinate metal atom M_3 through the tetracoordinate O in the upper half of the tetracoordinate metal atom M_3.
Besides, subunits are bonded to each other so that the total electric charge in the layered structure is 0.
Here, electric charge of a tricoordinate O for making one bond and electric charge of a tetracoordinate O for making one bond can be assumed to be −0.667 and −0.5, respectively. For example, electric charge of (hexacoordinate or pentacoordinate) In, electric charge of (tetracoordinate) Zn, electric charge of (pentacoordinate) Ga, and electric charge of (pentacoordinate or hexacoordinate) Sn are +3, +2, +3, and +4, respectively. Therefore, electric charge of each of a subunit including In, a subunit including Zn, and a subunit including Ga is 0. Thus, the total electric charge of a layered structure having a combination of such subunits is always 0. On the other hand, electric charge of a subunit including Sn is +1. Therefore, electric charge of −1, which cancels +1, is needed to form a layered structure including Sn. As a structure having electric charge of −1, a structure in which two subunits including Zn are bonded can be given. For example, when one subunit including Sn is combined with one structure in which two subunits including Zn are bonded, electric charge is canceled, whereby the total electric charge in the layered structure can be 0.
FIG. 1D illustrates an In—Sn—Zn—O-based layered structure. For simplicity, tricoordinate O is omitted, and as for tetracoordinate O, only the number of tetracoordinate O is shown. An In atom can have either five ligands or six ligands. When a structure in which one cycle illustrated in FIG. 1D is repeated is formed, In—Sn—Zn—O-based crystal (In2SnZn3O8) can be obtained. Note that a layered structure of the In—Sn—Zn—O-based crystal can be expressed as a composition formula, In2SnZn2O7(ZnO)m (m is 0 or a natural number). In addition, in a similar manner, with use of an In—Sn—Ga—Zn—O-based material, an In—Ga—Zn—O-based material, an In—Si—Zn—O-based material, an In—Al—Zn—O-based material, a Sn—Ga—Zn—O-based material, an Al—Ga—Zn—O-based material, a Sn—Al—Zn—O-based material, an In—Zn—O-based material, a Sn—Zn—O-based material, an Al—Zn—O-based material, a Zn—Mg—O-based material, a Sn—Mg—O-based material, an In—Mg—O-based material, an In—Ga—O-based material, an In—O-based material, a Sn—O-based material, a Zn—O-based material, or the like, crystal of oxide can be obtained.
Next, a method for forming an oxide film including CAAC is described.
First, a first oxide film is formed over a substrate by a sputtering method, a molecular beam epitaxy method, an atomic layer deposition method, or a pulsed laser deposition method. Note that by heating the substrate at the time of film formation, an oxide film in which the ratio of a crystalline region to an amorphous region is high can be obtained. For example, the substrate temperature is higher than or equal to 150° C. and lower than or equal to 450° C., preferably, higher than or equal to 200° C. and lower than or equal to 350° C.
Crystallization of the oxide film including CAAC can be further promoted by increasing the substrate temperature.
Next, the substrate may be subjected to first heat treatment. With the first heat treatment, the ratio of the crystalline region to the amorphous region in the oxide film can be further increased. The first heat treatment may be performed at a temperature, for example, higher than or equal to 200° C. and lower than the strain point of the substrate, and is preferably performed at a temperature higher than or equal to 250° C. and lower than or equal to 450° C. The first heat treatment is performed in an oxidizing atmosphere, an inert atmosphere, or a reduced-pressure atmosphere, but the atmosphere is not limited thereto. The treatment time is 3 minutes to 24 hours. As the treatment time is prolonged, the ratio of the crystalline region to the amorphous region in the oxide film can be increased. However, heat treatment for longer than 24 hours is not preferable because the productivity is reduced.
The oxidizing atmosphere is an atmosphere containing an oxidizing gas. The oxidizing gas is oxygen, ozone, nitrous oxide, or the like, and it is preferable that the oxidation gas does not contain water, hydrogen, and the like. For example, the purity of oxygen, ozone, or nitrous oxide to be introduced into a heat treatment apparatus is greater than or equal to 8N (99.999999%), preferably greater than or equal to 9N (99.9999999%), i.e., the impurity concentration is lower than or equal to 1 ppm, preferably, lower than 0.1 ppm. As the oxidizing atmosphere, an oxidizing gas and an inert gas may be mixed to be used. In that case, the mixture contains an oxidizing gas at a concentration of higher than or equal to 10 ppm.
Further, an inert atmosphere refers to an atmosphere containing an inert gas (such as nitrogen or a rare gas (e.g., helium, neon, argon, krypton, or xenon)) as the main component. Specifically, the concentration of a reactive gas such as an oxidizing gas is lower than 10 ppm.
For the first heat treatment, a rapid thermal anneal (RTA) apparatus can be used. With use of the RTA apparatus, only in a short time, the heat treatment can be performed at a temperature higher than or equal to the strain point of the substrate. Thus, the time required for formation of the oxide film in which the ratio of a crystalline region to an amorphous region is high can be shortened.
Further, a material represented by InMO3(ZnO)m (m is larger than 0) may be used as the oxide. Here, M represents one or more metal elements selected from Ga, Al, Mn, and Co. For example, M may be Ga, Ga and Al, Ga and Mn, Ga and Co, or the like.
Specifically, an In—Ga—Zn—O-based material containing nitrogen at a concentration higher than or equal to 5×1019 atoms/cm3, preferably higher than or equal to 1×1020 atoms/cm3, and lower than 7 at. %, becomes an oxide having a c-axis-aligned hexagonal crystal structure, which includes one layer containing Ga and Zn between an In—O crystal plane (a crystal plane containing indium and oxygen) and another In—O crystal plane (a crystal plane containing indium and oxygen). Alternatively, in the In—Ga—Zn—O-based oxide material containing nitrogen with the above range, a plurality of layers containing Ga and Zn may be provided between the In—O crystal planes.
Next, a second oxide film may be formed over the first oxide film, whereby an oxide stack may be formed. The second oxide film can be formed by the same method as the first oxide film.
When the substrate is heated while the second oxide film is formed, the second oxide film can be crystallized with use of the first oxide film as a seed crystal. At this time, to compose the first oxide film and the second oxide film using the same kind of element is referred to as “homo-growth”. Alternatively, to compose the first oxide film and the second oxide film using elements, at least one kind of which differs between the first oxide film and the second oxide film, is referred to as “hetero-growth”.
Note that second heat treatment may be performed after the second oxide film is formed. The second heat treatment may be performed in a manner similar to that of the first heat treatment. With the second heat treatment, an oxide stack in which the ratio of a crystalline region to an amorphous region is high can be obtained. Further, with the second heat treatment, the second oxide film can be crystallized with use of the first oxide film as a seed crystal. At this time, homo-growth in which the first oxide film and the second oxide film are composed of the same element may be caused. Alternatively, hetero-growth in which the first oxide film and the second oxide film are composed of elements, at least one kind of which differs between the first oxide film and the second oxide film, may be caused.
Through the above steps, an oxide film including CAAC can be formed.
This embodiment can be implemented in appropriate combination with the other embodiments.
Embodiment 2
In this embodiment, an example of a transistor which includes the oxide film including CAAC described in Embodiment 1 will be described with reference to FIGS. 2A to 2C.
FIG. 2A is a top view of a transistor. FIGS. 2B and 2C illustrate a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D shown in FIG. 2A.
The cross section A-B of FIG. 2B is described in detail below.
The cross section A-B is a cross section of the transistor including a substrate 100, a gate electrode 104 over the substrate 100, a gate insulating film 112 covering the substrate 100 and the gate electrode 104, a semiconductor film 106 over the gate electrode 104 with the gate insulating film 112 positioned therebetween, a pair of electrodes 116 which is over the semiconductor film 106 and partly in contact with the semiconductor film 106, and an interlayer insulating film 118 covering the gate insulating film 112, the semiconductor film 106, and the pair of electrodes 116.
The gate electrode 104 may be formed to have a single-layer structure or a stacked-layer structure, using at least one of the following materials: one of Al, Ti, Cr, Co, Ni, Cu, Y, Zr, Mo, Ag, Ta, and W; a nitride of any of these elements; an oxide of any of these elements; and an alloy of any of these elements. Alternatively, the gate electrode 104 can include a conductive film formed using the oxide film including CAAC described in Embodiment 1 (an oxide conductive film). The composition of the oxide conductive film may control the work function.
Since an oxide conductive film has higher resistance than a metal film, in the case of using an oxide conductive film for the gate electrode 104, it is preferable to use a stacked structure of the oxide conductive layer and a low-resistance film in order to reduce resistance of the gate electrode 104. The low-resistance film is formed using a material selected from the aforementioned materials, so that the sheet resistance is lower than or equal to 10 Ω/sq. Note that in the stacked structure, the oxide conductive film is formed on the gate insulating film 112 side.
Note that in the top view of FIG. 2A, the lateral length and the longitudinal length of the gate electrode 104 are larger than those of the semiconductor film 106, so that degradation and generation of electric charge due to light are suppressed in the semiconductor film 106; however, the size is not limited thereto. The lateral length and the longitudinal length of the semiconductor film 106 in the top view may be larger than those of the gate electrode 104.
There is no particular limitation on the substrate 100 as long as it has at least heat resistance high enough to withstand heat treatment performed later. For example, a glass substrate, a ceramic substrate, a quartz substrate, or a sapphire substrate may be used as the substrate 100. Alternatively, a single crystal semiconductor substrate or a polycrystalline semiconductor substrate made of silicon, silicon carbide, or the like, a compound semiconductor substrate made of silicon germanium, or the like, an SOI (silicon on insulator) substrate, or the like may be used. Still alternatively, any of these substrates further provided with a semiconductor element may be used as the substrate 100.
A flexible substrate may alternatively be used as the substrate 100. In that case, a transistor is formed directly on the flexible substrate. Note that as a method for providing the transistor over the flexible substrate, there is also a method in which a non-flexible substrate is used as the substrate 100, the transistor is formed thereover, and then the transistor is separated and transferred to a flexible substrate. In that case, a separation layer is preferably provided between the substrate 100 and the transistor.
As the semiconductor film 106, a silicon film, a germanium film, a silicon germanium film, a silicon carbide film, a gallium nitride film, or a semiconductor film formed using the oxide film including CAAC described in Embodiment 1 (an oxide semiconductor film) may be used. Since the oxide semiconductor film can be formed easily and have high field-effect mobility without laser beam treatment or the like, it is preferably used as a material of the semiconductor film 106. In addition, a transistor in which the interface level of an interface between the oxide semiconductor film and the gate insulating film in contact with the oxide semiconductor film is low can be obtained.
The gate insulating film 112 and the interlayer insulating film 118 may be formed to have a stacked-layer structure or a single-layer structure using, for example, silicon oxide, silicon oxynitride, silicon nitride oxide, silicon nitride, aluminum oxide, hafnium oxide, yttrium oxide, zirconium oxide, or the like. For example, the gate insulating film 112 and the interlayer insulating film 118 may be formed by a thermal oxidation method, a CVD method, a sputtering method, or the like. As each of the gate insulating film 112 and the interlayer insulating film 118, a film from which oxygen is released by heating may be used. With use of such a film from which oxygen is released by heating, defects generated in the semiconductor film 106 can be repaired and electric characteristics of the transistor can be inhibited from being degraded.
In this specification, silicon oxynitride refers to a substance that contains more oxygen than nitrogen and for example, silicon oxynitride includes oxygen, nitrogen, silicon, and hydrogen at concentrations higher than or equal to 50 at. % and lower than or equal to 70 at. %, higher than or equal to 0.5 at. % and lower than or equal to 15 at. %, higher than or equal to 25 at. % and lower than or equal to 35 at. %, and higher than or equal to 0 at. % and lower than or equal to 10 at. %, respectively. Further, a silicon nitride oxide film refers to a substance that contains more nitrogen than oxygen and includes oxygen, nitrogen, silicon, and hydrogen at concentrations higher than or equal to 5 at. % and lower than or equal to 30 at. %, higher than or equal to 20 at. % and lower than or equal to 55 at. %, higher than or equal to 25 at. % and lower than or equal to 35 at. %, and higher than or equal to 10 at. % and lower than or equal to 25 at. %, respectively. Note that the above ranges are ranges for cases where measurement is performed using Rutherford backscattering spectrometry (RBS) and hydrogen forward scattering spectrometry (HFS). In addition, the total of the percentages of the constituent elements does not exceed 100 at. %.
In the case where a material of the pair of electrodes 116 diffuses to the semiconductor film 106 and adversely affects the transistor characteristics, each of the gate insulating film 112 and the interlayer insulating film 118 may be an insulating film through which the material of the pair of electrodes 116 is not easily diffused. The interlayer insulating film 118 serves as a protective film of the semiconductor film 106.
To release oxygen by heating means that the released amount of oxygen which is converted to oxygen atoms is greater than or equal to 1×1018 atoms/cm3, preferably greater than or equal to 3×1020 atoms/cm3 in thermal desorption spectroscopy (TDS).
Here, a method in which the amount of released oxygen is measured on an oxygen atom basis using TDS analysis will now be described.
The amount of released gas in TDS analysis is proportional to the integral value of a spectrum. Therefore, the amount of released gas can be calculated from the ratio between the measured integral value of a spectrum and the reference value of a standard sample. The reference value of a standard sample refers to the ratio of the density of a predetermined atom contained in a sample to the integral value of a spectrum.
For example, the number of the released oxygen molecules (NO2) from an insulating film can be found according to a Numerical Expression 1 with the TDS analysis results of a silicon wafer containing hydrogen at a predetermined density which is the standard sample and the TDS analysis results of the insulating film. Here, all spectra in a mass number of 32 which are obtained by the TDS analysis are assumed to originate from an oxygen molecule. CH3OH, which is given as a gas having a mass number of 32, is not taken into consideration on the assumption that it is unlikely to be present. Further, an oxygen molecule including an oxygen atom having a mass number of 17 or 18 which is an isotope of an oxygen atom is also not taken into consideration because the proportion of such a molecule in the natural world is minimal.
NO2═NH2/SH2×SO2×α  (Numerical Expression 1)
NH2 is the value obtained by conversion of the number of hydrogen molecules desorbed from the standard sample into densities. SH2 is the integral value of a spectrum when the standard sample is subjected to TDS analysis. Here, the reference value of the standard sample is set to NH2/SH2. SO2 is the integral value of a spectrum when the insulating film is subjected to TDS analysis. α is a coefficient affecting the intensity of the spectrum in the TDS analysis. Refer to Japanese Published Patent Application No. H6-275697 for details of the Numerical Expression 1. Note that the amount of released oxygen from the above insulating film is measured with a thermal desorption spectroscopy apparatus produced by ESCO Ltd., EMD-WA1000S/W using a silicon wafer containing a hydrogen atom at 1×1016 atoms/cm3 as the standard sample.
Further, in the TDS analysis, oxygen is partly detected as an oxygen atom. The ratio between oxygen molecules and oxygen atoms can be calculated from the ionization rate of the oxygen molecules. Note that, since the above α includes the ionization rate of the oxygen molecules, the number of the released oxygen atoms can also be estimated through the evaluation of the number of the released oxygen molecules.
Note that NO2 is the number of the released oxygen molecules. The amount of released oxygen on an oxygen atom basis is twice the number of the released oxygen molecules.
In the above structure, the film from which oxygen is released by heating may be an oxygen-excess silicon oxide (SiOX (X>2)). In the oxygen-excess silicon oxide (SiOX (X>2)), the number of oxygen atoms per unit volume is more than twice the number of silicon atoms per unit volume. The number of silicon atoms and the number of oxygen atoms per unit volume are measured by Rutherford backscattering spectrometry.
By supplying oxygen from the gate insulating film 112 or the interlayer insulating film 118 to the semiconductor film 106 that is an oxide semiconductor film, the interface state density between the semiconductor film 106 and the gate insulating film 112 or the interface state density between the semiconductor film 106 and the interlayer insulating film 118 can be decreased. As a result, carrier trapping at the interface between the semiconductor film 106 and the gate insulating film 112 or the interface between the semiconductor film 106 and the interlayer insulating film 118 can be suppressed, and thus a transistor with less degradation in electric characteristics can be obtained.
Further, electric charge is generated owing to an oxygen vacancy in the oxide semiconductor film in some cases. In general, part of oxygen vacancy in an oxide semiconductor film serves as a donor and causes release of an electron which is a carrier. As a result, the threshold voltage of a transistor shifts in the negative direction. Oxygen is sufficiently supplied from the gate insulating film 112 or the interlayer insulating film 118 to the semiconductor film 106 that is an oxide semiconductor film, whereby the density of oxygen vacancy in the oxide semiconductor film, which causes the negative shift of the threshold voltage, can be reduced.
In other words, a film from which oxygen is released by heating is used for the gate insulating film 112 or the interlayer insulating film 118, the interface state density at an interface between the semiconductor film 106 and the gate insulating film 112 or the interface state density at an interface between the semiconductor film 106 and the interlayer insulating film 118 and the oxygen vacancy density in the semiconductor film 106 that is an oxide semiconductor film can be reduced. Thus, the influence of carrier trapping at the interface between the semiconductor film 106 that is an oxide semiconductor film and the gate insulating film 112 or at the interface between the semiconductor film 106 and the interlayer insulating film 118 can be reduced.
The pair of electrodes 116 may be formed using the metal, the metal nitride, the metal oxide, or the alloy, which is given as the material for the gate electrode 104, or the like as appropriate.
When a film including copper (Cu) is used for the pair of electrodes 116, the resistance of a wiring can be reduced, and generation of wiring delays or the like even in a large-sized display device can be reduced. In the case of using Cu for the pair of electrodes 116, adhesion to the substrate 100 is decreased depending on the material of the substrate 100; thus, it is preferable for the pair of electrodes 116 to have a stacked-layer structure including a film with high adhesion to the substrate 100. As a film with high adhesion to the substrate 100, a film containing Ti, Mo, Mn, Al, or the like may be used. For example, a Cu—Mn—Al alloy may be used.
With the described-above structure, a transistor whose threshold voltage is controlled and electric characteristics are excellent can be obtained. Therefore, a semiconductor device with low power consumption, favorable electric characteristics, and high reliability can be manufactured with high productivity.
This embodiment can be implemented in appropriate combination with the other embodiments.
Embodiment 3
In this embodiment, a transistor having a structure different from that of the transistor described in Embodiments 2 will be described.
FIGS. 3A to 3C are a top view and cross-sectional views of a transistor which is one embodiment of the present invention. FIGS. 3B and 3C illustrate a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D in FIG. 3A.
The cross section A-B illustrated in FIG. 3B is described in detail below.
The cross section A-B is a cross-section of the transistor which includes the substrate 100, the gate electrode 104 over the substrate 100, the gate insulating film 112 covering the substrate 100 and the gate electrode 104, the pair of electrodes 116 over the gate insulating film 112, the semiconductor film 106 which is over the gate electrode 104 with the gate insulating film 112 positioned therebetween and partly in contact with the pair of electrodes 116, and the interlayer insulating film 118 covering the gate insulating film 112, and the pair of electrodes 116, and the semiconductor film 106.
The gate electrode 104 and the semiconductor film 106 in this embodiment have structures similar to those of the gate electrode 104 and the semiconductor film 106 in Embodiment 2. With use of the gate electrode including the oxide film including CAAC described in Embodiment 1, the work function is controlled, and the threshold voltage of the transistor can be controlled. In addition, with use of the oxide semiconductor film described in Embodiment 1 as the semiconductor film 106, a transistor in which the interface state density at an interface between the oxide semiconductor film and the gate insulating film in contact with the oxide semiconductor film is low can be obtained.
FIGS. 4A to 4C are a top view and cross-sectional views of a transistor which is one embodiment of the present invention. FIGS. 4B and 4C illustrates a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D shown in FIG. 4A.
The cross section A-B of FIG. 4B is described in detail below.
The cross section A-B is a cross section of the transistor which includes the substrate 100, a base insulating film 102 over the substrate 100, the semiconductor film 106 over the base insulating film 102, the pair of electrodes 116 which is over the semiconductor film 106 and partly in contact with the semiconductor film 106, the gate insulating film 112 covering the semiconductor film 106 and the pair of electrodes 116, and the gate electrode 104 over the semiconductor film 106 with the gate insulating film 112 positioned therebetween.
The base insulating film 102 can have a structure similar to that of the gate insulating film 112 and that of the interlayer insulating film 118.
FIGS. 5A to 5C are a top view and cross-sectional views of a transistor which is one embodiment of the present invention. FIGS. 5B and 5C illustrate a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D shown in FIG. 5A.
The cross section A-B of FIG. 5B is described in detail below.
The cross section A-B is a cross section of the transistor which includes the substrate 100, the base insulating film 102 over the substrate 100, the pair of electrodes 116 over the base insulating film 102, the semiconductor film 106 which is over the pair of electrodes 116 and partly in contact with the pair of electrodes 116, the gate insulating film 112 covering the semiconductor film 106 and the pair of electrodes 116, and the gate electrode 104 over the semiconductor film 106 with the gate insulating film 112 positioned therebetween.
Note that in each of FIG. 3A, FIG. 4A, and FIG. 5A, the lateral length and the longitudinal length of the gate electrode 104 are larger than those of the semiconductor film 106, so that degradation and generation of electric charge due to light are suppressed in the semiconductor film 106; however, the size is not limited thereto. The lateral length and the longitudinal length of the semiconductor film 106 in the top views may be larger than those of the gate electrode 104.
FIGS. 6A to 6C are a top view and cross-sectional views of a transistor which is one embodiment of the present invention. FIGS. 6B and 6C illustrate a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D shown in FIG. 6A.
The cross section A-B of FIG. 6B is described in detail below.
The cross section A-B is a cross section of the transistor which includes the substrate 100, the base insulating film 102 over the substrate 100, a semiconductor film having a region 126 and a region 121 over the base insulating film 102, the gate insulating film 112 over the region 121, the gate electrode 104 over the gate insulating film 112, the interlayer insulating film 118 covering the base insulating film 102, the region 126, the gate insulating film 112, and the gate electrode 104, and the pair of electrodes 116 in contact with the region 126 through an opening portion which is formed in the interlayer insulating film 118 to expose the region 126.
The gate insulating film 112 and the gate electrode 104 may have substantially the same shape seen from the top surface. The shape can be obtained by processing the gate electrode 104 and the gate insulating film 112 together with use of one mask. Note that after formation of the gate electrode 104 and the gate insulating film 112, the width of the gate electrode 104 may be narrowed by performing plasma treatment or chemical treatment.
The region 121 may have substantially the same shape as the gate insulating film 112 or the gate electrode 104 when seen from the top surface. The shape is obtained by forming the region 126 of the semiconductor film with use of the gate insulating film 112 or the gate electrode 104 as a mask. For example, with use of the gate insulating film 112 or the gate electrode 104 as a mask, an impurity (such as boron, phosphorus, hydrogen, a rare gas, or nitrogen) is introduced to the semiconductor film, so that a region whose resistance is reduced is formed. The thus formed region can be the region 126. Note that the region 121 is a region in the semiconductor film where the region 126 is not formed.
The region 121 functions as a channel region of the transistor. Further, the region 126 functions as a source region and a drain region of the transistor.
FIGS. 7A to 7C are a top view and cross-sectional views of a transistor which is one embodiment of the present invention. FIGS. 7B and 7C illustrate a cross section A-B and a cross section C-D taken along a dashed-dotted line A-B and a dashed-dotted line C-D in FIG. 7A.
The cross-section A-B of FIG. 7B is described in detail below.
The cross section A-B is a cross-section of the transistor which includes the substrate 100, the gate electrode 104 over the substrate 100, the gate insulating film 112 over the gate electrode 104, a semiconductor film having the region 126 and the region 121 over the gate electrode 104 with the gate insulating film 112 positioned therebetween, the interlayer insulating film 118 covering the semiconductor film and the gate insulating film 112, and the pair of electrodes 116 in contact with the region 126 through an opening portion which is formed in the interlayer insulating film 118 to expose the region 126.
In FIGS. 7A to 7C, the gate insulating film 112 and the gate electrode 104, and the region 121 have substantially the same shape seen from the top surface; however, they are not limited thereto. The gate insulating film 112 and the gate electrode 104, and the region 121 may have different shapes from each other.
With the described-above structure, a transistor whose threshold voltage is controlled and electric characteristics are excellent can be obtained. Therefore, a semiconductor device with low power consumption, favorable electric characteristics, and high reliability can be manufactured with high productivity.
This embodiment can be implemented in appropriate combination with the other embodiments.
Embodiment 4
In this embodiment, a liquid crystal display device manufactured using the transistor described in Embodiment 2 or Embodiment 3 will be described. Note that although an example in which one embodiment of the present invention is applied to the liquid crystal display device is described in this embodiment, application is not limited thereto. For example, application of one embodiment of the present invention to an electroluminescence (EL) display device is readily conceived by those skilled in the art.
FIG. 8 is a circuit diagram of an active matrix liquid crystal display device. The liquid crystal display device includes source lines SL_1 to SL_a, gate lines GL_1 to GL_b, and a plurality of pixels 200. Each pixel 200 includes a transistor 230, a capacitor 220, and a liquid crystal element 210. A pixel portion in the liquid crystal display device is constituted by arranging such a plurality of pixels 200. In the case where the source line or the gate line is simply mentioned, it is denoted as the source line SL or the gate line GL.
As the transistor 230, the transistor described in Embodiment 2 or Embodiment 3 is used. With use of the transistor which is one embodiment of the present invention, a display device with low power consumption, favorable electric characteristics, and high reliability can be obtained.
The gate line GL is connected to a gate of the transistor 230, the source line SL is connected to a source of the transistor 230, and a drain of the transistor 230 is connected to one of capacitor electrodes of the capacitor 220 and one of pixel electrodes of the liquid crystal element 210. The other capacitor electrode of the capacitor 220 and the other pixel electrode of the liquid crystal element 210 are connected to a common electrode. Note that the common electrode may be formed using the same material and in the same layer as the gate line GL.
Further, the gate line GL is connected to a gate driver circuit. The gate driver circuit may include the transistor described in Embodiment 2 or Embodiment 3. Since the threshold voltage of the transistor is controlled, the off-state current can be decreased, and the voltage used for turning the transistor on can be low. Thus, power consumption can be reduced.
The source line SL is connected to a source driver circuit. The source driver circuit may include the transistor described in Embodiment 2 or Embodiment 3. Since the threshold voltage of the transistor is controlled, the off-state current can be decreased, and the voltage used for turning the transistor on can be low. Thus, power consumption can be reduced.
One of or both the gate driver circuit and the source driver circuit may be formed over a substrate which is separately prepared, and a connection method such as a chip on glass (COG) method, a wire bonding method, or a tape automated bonding (TAB) method may be employed.
Since the transistor is easily broken by static electricity or the like, a protection circuit is preferably provided. The protection circuit is preferably formed using a nonlinear element.
When a potential is applied to the gate line GL to be higher than or equal to the threshold voltage of the transistor 230, electric charge supplied from the source line SL flows as a drain current of the transistor 230 and is stored in the capacitor 220. After charging for one column is performed, the transistors 230 in the column are turned off, and the voltage is not given from the source line SL. However, the necessary voltage can be held by the electric charge stored in the capacitor 220. Then, the capacitors 220 in the next column are charged. In such a manner, charging for the first column to a-th column is performed.
Since the threshold voltage of the transistor 230 is controlled, the electric charge stored in the capacitor 220 is barely likely to be discharged, and capacitance of the capacitor 220 can be reduced, so that power consumption needed for charging can be reduced.
Further, in the case where a transistor whose off-state current is small (such as a transistor including an oxide semiconductor film) is used as the transistor 230, a time period during which the voltage is held can be made longer. By this effect, the frequency of rewriting display can be reduced in the case of an image with little motion (including a still image); thus, further reduction in power consumption can be achieved. In addition, capacitance of the capacitor 220 can be further reduced, so that power consumption needed for charging can be reduced.
As described above, according to one embodiment of the present invention, a liquid crystal display device with high reliability and low power consumption can be obtained.
This embodiment can be implemented in appropriate combination with the other embodiments.
Embodiment 5
In this embodiment, an example of manufacturing a semiconductor memory device using the transistor described in Embodiment 2 or Embodiment 3 will be described.
Typical examples of volatile semiconductor memory devices include a dynamic random access memory (DRAM) which stores data by selecting a transistor included in a memory element and storing electric charge in a capacitor and a static random access memory (SRAM) which holds stored data using a circuit such as a flip-flop.
Typical examples of nonvolatile semiconductor memory devices include a flash memory which has a floating gate between a gate electrode and a channel formation region of a transistor and stores data by holding electric charge in the floating gate.
The transistor described in Embodiment 2 or Embodiment 3 can be applied to some of transistors included in the above semiconductor memory device.
First, a volatile memory to which the transistor described in Embodiment 2 or Embodiment 3 is applied is described with reference to FIGS. 9A and 9B.
A memory cell includes a bit line BL, a word line WL, a sense amplifier SAmp, a transistor Tr, and a capacitor C (see FIG. 9A).
It is known that the voltage held by the capacitor C is gradually reduced over time due to the off-state current of the transistor Tr as shown in FIG. 9B. After a certain period of time, the voltage originally charged from V0 to V1 is decreased to VA which is a limit for reading data 1. This period is called a holding period T_1. In the case of a two-level memory cell, refresh operation needs to be performed within the holding period T_1.
When the transistor described in Embodiment 2 or Embodiment 3 is employed as the transistor Tr, the holding period T_1 can be made longer because the threshold voltage of the transistor is controlled. That is, frequency of the refresh operation can be reduced, which results in reduction in power consumption.
When the transistor whose off-state current is small is used as the transistor Tr, the time period for holding the voltage can further be prolonged, so that the power consumption can be further reduced. For example, when a DRAM is formed using a transistor in which a highly purified oxide semiconductor film is included and the off-state current is less than or equal to 1×10−21 A, preferably less than or equal to 1×10−24 A, data can be held for several days to several decades without supply of power.
As described above, according to one embodiment of the present invention, a volatile memory with high reliability and low power consumption can be obtained.
Next, a nonvolatile memory to which the transistor described in Embodiment 2 or Embodiment 3 is applied is described with reference to FIGS. 10A and 10B.
FIG. 10A is a circuit diagram of a nonvolatile memory. The nonvolatile memory includes a transistor Tr_1, a word line WL_1 connected to a gate of the transistor Tr_1, a source wiring SL_1 connected to a source of the transistor Tr_1, a transistor Tr_2, a source wiring SL_2 connected to a source of the transistor Tr_2, a drain wiring DL_2 connected to a drain of the transistor Tr_2, a capacitor C, a capacitor wiring CL connected to one of ends of the capacitor C, and a floating gate FG connected to the other end of the capacitor C, a drain of the transistor Tr_1, and a gate of the transistor Tr_2.
The nonvolatile memory described in this embodiment utilizes variation in the threshold voltage of the transistor Tr_2, which depends on the potential of the floating gate FG. For example, FIG. 10B is a graph showing a relation between the drain current ID _ 2 flowing through the transistor Tr_2 and the voltage VCL of the capacitor wiring CL.
The floating gate FG can control voltage through the transistor Tr_1. For example, the potential of the source wiring SL_1 is set to VDD. In this case, when the potential of the word line WL_1 is set to be higher than or equal to the potential obtained by adding VDD to the threshold voltage Vth of the transistor Tr_1, the potential of the floating gate FG can be HIGH. Further, when the potential of the word line WL_1 is set to be lower than or equal to the threshold voltage Vth of the transistor Tr_1, the potential of the floating gate FG can be LOW.
Thus, either a VCL-I D _ 2 curve (FG=LOW) or a VCL-I D _ 2 curve (FG=HIGH) can be obtained. In the case where FG=LOW, the drain current ID _ 2 is small when VCL is 0 V, so that data 0 is given. In the case where FG=HIGH, the drain current ID _ 2 is large when VCL is 0 V, so that data 1 is given. In such a manner, data can be stored.
When the transistor described in Embodiment 2 or Embodiment 3 is employed as the transistor Tr_1, the off-state current of the transistor can be extremely reduced; thus, unintentional leakage of the electric charge stored in the floating gate FG, between the source and the drain of the transistor Tr_1, can be suppressed. As a result, data can be held for a long time. Further, since the threshold voltage of the transistor Tr_1 is controlled in accordance with one embodiment of the present invention, the voltage needed for writing can be reduced, and thus power consumption can be less than that of the flash memory or the like.
Note that the transistor described in Embodiment 2 or Embodiment 3 can be applied to the transistor Tr_2.
Next, a structure of the nonvolatile memory shown in FIG. 10A without the capacitor is described with reference to FIG. 11.
FIG. 11 is a circuit diagram of a nonvolatile memory. The nonvolatile memory includes the transistor Tr_1, a word line WL_1 connected to the gate of the transistor Tr_1, the source wiring SL_1 connected to the source of the transistor Tr_1, the transistor Tr_2, the source wiring SL_2 connected to the source of the transistor Tr_2, and the drain wiring DL_2 connected to the drain of the transistor Tr_2. The gate of the transistor Tr_2 is connected to the drain of the transistor Tr_1.
In the case where the transistor whose off-state current is small is used as the transistor Tr_1, electric charge can be held between the drain of the transistor Tr_1 and the gate of the transistor Tr_2 without the capacitor. The structure without the capacitor makes it possible to reduce an area of a memory, and the integration degree can be more increased than that of the structure with a capacitor.
Although the nonvolatile memory including four or five wirings is described in this embodiment, a structure of the nonvolatile memory is not limited thereto. For example, a structure in which one wiring functions as the source wiring SL_1 and the drain wiring DL_2 may be employed.
As described above, according to one embodiment of the present invention, a semiconductor memory device with high reliability and low power consumption can be obtained.
This embodiment can be implemented in appropriate combination with the other embodiments.
Embodiment 6
In this embodiment, examples of electronic devices to which Embodiment 2 or Embodiment 3 is applied will be described.
FIG. 12A illustrates a portable information terminal, which includes a housing 300, a button 301, a microphone 302, a display portion 303, a speaker 304, and a camera 305, and has a function as a mobile phone. One embodiment of the present invention can be applied to the display portion 303 and the camera 305. Although not illustrated, one embodiment of the present invention can also be applied to an arithmetic unit, a wireless circuit, or a memory device inside the main body.
FIG. 12B illustrates a display which includes a housing 310 and a display portion 311. One embodiment of the present invention can be applied to the display portion 311. When one embodiment of the present invention is employed, a display having high display quality can be provided even in the case where the size of the display portion 311 is increased.
FIG. 12C illustrates a digital still camera which includes a housing 320, a button 321, a microphone 322, and a display portion 323. One embodiment of the present invention can be applied to the display portion 323. Although not illustrated, one embodiment of the present invention can also be applied to a memory device or an image sensor.
When one embodiment of the present invention is employed, cost of an electric device can be reduced. Further, a display device having high display quality can be obtained.
This embodiment can be implemented in appropriate combination with the other embodiments.
Example 1
FIGS. 13A and 13B show a planar image and a cross-sectional image of an oxide including CAAC, which are obtained with high-angle annular dark field scanning transmission electron microscopy (HAADF-STEM). FIGS. 14A and 14B show a planar image and a cross-sectional image of an amorphous oxide, which are obtained with HAADF-STEM.
Sample 1 and Sample 2 were In—Ga—Zn—O-based oxide films each formed over a quartz substrate by a DC sputtering method. The other deposition conditions were as follows: a power of 0.5 kW; a deposition pressure of 0.4 Pa; a deposition gas including Ar (35 sccm) and O2 (15 sccm); and a distance of 60 mm between a target and a substrate. As the target, an In—Ga—Zn—O (In2O3:Ga2O3:ZnO=1:1:2 [molar ratio]) target was used. Note that the thickness was 100 nm.
Here, in the case of Sample 1, the substrate temperature was 400° C., and in the case of Sample 2, the substrate temperature was room temperature. Heat treatment was not performed after film formation.
From the planar image showing a region 1001 and a region 1002 in FIG. 13A, atoms were arranged to have a triangular or hexagonal shape seen from the direction of the a-b plane, a top surface, or an interface. Further, from the cross-sectional image in FIG. 13B, metal atoms were arranged in the direction indicated by arrows. In other words, metal atoms, or metal atoms and oxygen atoms were arranged in a layered manner in the c-axis direction. As a result, it is found that Sample 1 is an oxide film including CAAC.
From the planar image of FIG. 14A, arrangement of atoms in a triangular or hexagonal shape seen from the direction of a top surface or an interface was not observed. Further, from the cross-sectional image of FIG. 14B, metal atoms, or metal atoms and oxygen atoms were not arranged in a layered manner. As a result, it is found that Sample 2 is not an oxide film including CAAC.
As described above, an oxide film including CAAC was able to be obtained.
Example 2
In this example, an example in which a crystal state of an oxide film including CAAC was evaluated by a X-ray diffraction (XRD) method will be described.
Sample 3 and Sample 4 were In—Ga—Zn—O-based oxide films each formed over a quartz substrate by a DC sputtering method. The other deposition conditions were as follows: a power of 0.5 kW; a deposition pressure of 0.4 Pa; a distance of 60 mm between a target and a substrate; and a substrate temperature of 400° C. As the target, an In—Ga—Zn—O (In2O3:Ga2O3:ZnO=1:1:2 [molar ratio]) target was used. Note that the thickness was 300 nm.
A deposition gas for Sample 3 was O2 (40 sccm), and a deposition gas for Sample 4 was N2 (40 sccm).
FIG. 15 and FIG. 16 each show XRD spectra obtained by an out-of-plane method. FIG. 15 shows XRD spectra after deposition (as-depo), and FIG. 16 shows XRD spectra after heat treatment at 450° C. for an hour in an N2 atmosphere, which was performed after the deposition. Here, a solid line 1101 and a solid line 1103 each indicate an XRD spectrum of Sample 3, and a solid line 1102 and a solid line 1104 each indicate an XRD spectrum of Sample 4.
From FIG. 15 and FIG. 16, the samples which were formed under both conditions each had a peak at a position corresponding to the (009) plane, which means the presence of strong alignment in the c-axis direction. Thus, it was found that Sample 3 and Sample 4 had c-axis alignment. In particular, Sample 4 had high peak intensity at a position corresponding to the (009) plane. Further, in Sample 3, the peak position corresponding to the (009) plane was shifted to a smaller angle side.
FIG. 17 and FIG. 18 each show XRD spectra obtained by an in-plane method. FIG. 17 shows XRD spectra after deposition (as-depo), and FIG. 18 shows XRD spectra after heat treatment at 450° C. for an hour in an N2 atmosphere, which was performed after deposition. Here, a solid line 1111 and a solid line 1113 each indicate an XRD spectrum of Sample 3, and a solid line 1112 and a solid line 1114 each indicate an XRD spectrum of Sample 4.
From FIG. 17 and FIG. 18, the samples which were formed under both conditions each had a peak at a position corresponding to the (009) plane, which means presence of strong alignment in the c-axis direction. In addition, it was also found that there were a peak at a position corresponding to the (110) plane and a peak at a position corresponding to the (119) plane.
FIG. 19 and FIG. 20 each show XRD spectra measured under conditions where an optical system was fixed to correspond to the peak position (2θ) of the (110) plane obtained by the in-plane method and the samples were rotated around a normal on the sample surface as an axis. Here a solid line 1121 and a solid line 1123 each indicate an XRD spectrum of Sample 3, and a solid line 1122 and a solid line 1124 each indicate an XRD spectrum of Sample 4.
From FIG. 19 and FIG. 20, the samples which were formed under both conditions each had no peak.
According to FIG. 15, FIG. 16, FIG. 17, FIG. 18, FIG. 19, and FIG. 20, it was found that the measured samples had characteristics of CAAC, which is not single crystal and has a different property from polycrystal. Note that although In—Ga—Zn—O-based oxide films are described in this example, a material is not particularly limited thereto. In the case of an In—Sn—Zn—O-based oxide film, an oxide film including CAAC can be obtained.
Example 3
A transistor was manufactured using an In—Ga—Zn—O-based oxide film (with a thickness of 35 nm) including CAAC over a glass substrate (600 mm×720 mm), and initial characteristics thereof is shown in FIG. 21. The manufactured transistor was a bottom-gate transistor having the structure illustrated in FIGS. 2A to 2C, in which the channel length L was 3 μm and the channel width W was 50 μm. Further, the thickness of a gate insulating film of the transistor was 100 nm.
FIG. 21 shows data on Vg-Id curves (where Vd=1 V, and Vd=10 V) obtained by measurement at 20 points in the substrate. The substantially same values are plotted and overlap, which means that the transistor formed using an In—Ga—Zn—O-based oxide film including CAAC has favorable uniformity. In FIG. 21, the Vg-Id curve on the upper side shows data obtained when Vd=10 V, and the Vg-Id curve on the lower side shows data obtained when Vd=1.
The average value of the threshold voltages Vth measured in the transistor was 1.34 V, and the average value of the field-effect mobilities measured in the transistor was 10.7 cm2/Vs. Note that the threshold voltage Vth is a value calculated by using a curve expressed by the square root of Id in the Vg-Id curve (Vd=10 V) (hereinafter, the curve is also referred to as a √Id curve).
In order to evaluate reliability of the transistor, a plurality of transistors each including an In—Ga—Zn—O-based oxide film (with a thickness of 35 nm) including CAAC were newly manufactured over a 5-inch substrate, and were subjected to BT tests. Each of the manufactured transistors was a bottom-gate transistor having the structure illustrated in FIGS. 2A to 2C, which had a channel length L of 6 μm and a channel width W of 50 μm. In addition, the thickness of a gate insulating film in each transistor was 100 nm.
The BT test is one kind of accelerated test and can evaluate change in characteristics, caused by long-term usage, of transistors in a short time. In particular, the amount of shift in threshold voltage of the transistor between before and after the BT test is an important indicator for examining reliability. As the amount of shift in the threshold voltage Vth (ΔVth) between before and after the BT test is small, the transistor has higher reliability.
Specifically, the temperature of the substrate over which the transistor is formed (substrate temperature) is set at fixed temperature, a source and a drain of the transistor are set at the same potential, and a gate is supplied with potential different from those of the source and the drain for a certain period. The substrate temperature may be determined as appropriate in accordance with the test purpose. A BT test in which a potential applied to a gate is higher than the potential of a source and a drain is referred to as +BT test and a BT test in which a potential applied to a gate is lower than the potential of a source and a drain is referred to as −BT test.
The stress condition of a BT test can be determined in accordance with a substrate temperature, the electric field intensity applied to a gate insulating film, and a time period of application of electric field. The intensity of the electric field applied to the gate insulating film is determined in accordance with a value obtained by dividing a potential difference between the gate and the source and drain by the thickness of the gate insulating film. For example, in the case where the intensity of the electric field applied to the gate insulating film with a thickness of 100 nm is to be 2 MV/cm, the potential difference may be set to 20 V.
Note that a voltage refers to the difference between potentials of two points, and a potential refers to electrostatic energy (electric potential energy) of a unit charge at a given point in an electrostatic field. Note that in general, a difference between a potential of one point and a reference potential (e.g., a ground potential) is merely called a potential or a voltage, and a potential and a voltage are used as synonymous words in many cases. Thus, in this specification, a potential may be rephrased as a voltage and a voltage may be rephrased as a potential unless otherwise specified.
Conditions of the BT tests were as follows: the substrate temperature was 80° C.; the intensity of an electric field applied to the gate insulating film was 3 MV/cm; and the application time (also called stress time) was 100 seconds, 200 seconds, 500 seconds, 1000 seconds, 1500 seconds, and 2000 seconds. Under the above conditions, +BT tests and −BT tests were performed.
FIG. 22A shows a result of the +BT test performed for 2000 seconds, and FIG. 22B shows a result of the −BT test performed for 2000 seconds.
In FIG. 22A, the threshold voltage Vth after the +BT test was shifted by 0.63 V in the positive direction from the threshold voltage value in the initial characteristics. In FIG. 22B, the threshold voltage Vth after the −BT test was shifted by 0.02 V in the positive direction from the threshold voltage value in the initial characteristics. In both of the BT tests, the amount of shift in the threshold voltage (ΔVth) is less than or equal to 1 V, which proves that the transistor manufactured using an In—Ga—Zn—O-based oxide film including CAAC can have high reliability.
In the BT test, it is important to use a transistor which has been never subjected to a BT test. For example, if a −BT test is performed with use of a transistor which has been once subjected to a +BT test, the results of the −BT test cannot be evaluated correctly due to influence of the +BT test which has been performed previously. Further, the same applies to the case where a +BT test is performed on a transistor which has been once subjected to a +BT test. Note that the same does not apply to the case where a BT test is intentionally repeated in consideration of these influences.
FIG. 23A shows a result of a +BT test performed while a transistor was irradiated with light with use of an LED light source (white light with 10000 lux), which is also called positive-bias temperature stress photodegradation. FIG. 23B shows a result of a −BT test performed while a transistor was irradiated with light with use of an LED light source, which is also called negative-bias temperature stress photodegradation. In FIG. 23A, the threshold voltage Vth after the +BT test is shifted by 0.27 V in the positive direction from the threshold voltage value in the initial characteristics. In FIG. 23B, the threshold voltage Vth after the −BT test is shifted by 0.23 V in the positive direction from the threshold voltage value in the initial characteristics. In both of the BT tests with light irradiation, the amount of shift in the threshold voltage (ΔVth) is less than or equal to 1 V, which proves that the transistor manufactured using an In—Ga—Zn—O-based oxide film including CAAC can have high reliability.
FIG. 24 shows time dependence of the amount of shift in the threshold voltage Vth (ΔVth) on various kinds of stress conditions. The vertical axis represents the amount of shift in the threshold voltage Vth (ΔVth) on a linear scale, and the horizontal axis represents the stress time on a logarithmic scale.
FIGS. 25A and 25B are schematic diagrams showing mechanism of negative-bias stress temperature photodegradation. FIGS. 25A and 25B each illustrate an interface between an oxide semiconductor and a gate insulating film. As illustrated in FIG. 25A, when a transistor is irradiated with light, a hole is generated. The hole is trapped or detrapped. As illustrated in FIG. 25B, the hole is drawn to the gate insulating film and thereby becoming fixed charge which causes a shift of the threshold voltage Vth in the negative direction. Thus, no oxygen vacancy level is important for elimination of negative-bias temperature stress photodegradation. That is, a reduction in oxygen vacancy is effective for prevention of negative-bias temperature stress photodegradation. A crystalline surface is less likely than an amorphous surface to transmit oxygen; thus, a transistor including an In—Ga—Zn—O-based oxide film including CAAC has high reliability. In addition, in order to reduce oxygen vacancy, a film from which oxygen is released by heating is used as a gate insulating film and an interlayer insulating film, and heat treatment is performed in an oxygen atmosphere, which are effective for improving reliability.
EXPLANATION OF REFERENCE
  • 100: substrate, 102: base insulating film, 104: gate electrode, 106: semiconductor film, 112: gate insulating film, 116: electrode, 118: interlayer insulating film, 121: region, 126: region, 200: pixel, 210: liquid crystal element, 220: capacitor, 230: transistor, 300: housing, 301: button, 302: microphone, 303: display portion, 304: speaker, 305: camera, 310: housing, 311: display portion, 320: housing, 321: button, 322: microphone, 323: display portion, 1001: region, 1002: region, 1101: solid line, 1102: solid line, 1103: solid line, 1104: solid line, 1111: solid line, 1112: solid line, 1113: solid line, 1114: solid line, 1121: solid line, 1122: solid line, 1123: solid line, 1124: solid line
This application is based on Japanese Patent Application serial no. 2010-282135 filed with Japan Patent Office on Dec. 17, 2010 and Japanese Patent Application serial no. 2011-151859 filed with Japan Patent Office on Jul. 8, 2011, the entire contents of which are hereby incorporated by reference.

Claims (12)

The invention claimed is:
1. A semiconductor device comprising:
a gate electrode;
a gate insulating film adjacent to the gate electrode; and
a semiconductor layer comprising an oxide material, and being adjacent to the gate insulating film, wherein the semiconductor layer is formed by sputtering while a surface on which the semiconductor layer is to be formed is heated at a temperature of 150° C. or higher;
wherein the oxide material comprises a plurality of crystals with c-axis alignment,
wherein each of the plurality of crystals comprises the atoms arranged to have a triangular or hexagonal shape in an a-b plane, and
wherein one of a direction of an a-axis and a direction of a b-axis of a first crystal of the plurality of crystals is different from that of a second crystal of the plurality of crystals, in the a-b plane.
2. The semiconductor device according to claim 1, wherein the oxide material is in contact with a pair of conductive films.
3. The semiconductor device according to claim 2, wherein the pair of conductive films functions as a source electrode and a drain electrode of a transistor.
4. The semiconductor device according to claim 1, wherein each of the plurality of crystals comprises metal atoms, or metal atoms and oxygen atoms arranged in a layered manner when seen from a direction perpendicular to the c-axis.
5. The semiconductor device according to claim 1, wherein each of the plurality of crystals comprises a plurality of metal oxide layers, and
wherein the plurality of metal oxide layers are bonded to each other through a tetracoordinate oxygen atom.
6. The semiconductor device according to claim 5, wherein each of the plurality of metal oxide layers comprises any one of a tetracoordinate central metal atom, a pentacoordinate central metal atom, and a central metal material having either five ligands or six ligands.
7. The semiconductor device according to claim 1, wherein at least the gate insulating film is capable of releasing oxygen by heating at an amount greater than or equal to 1×1018 atoms/cm3.
8. A semiconductor device comprising:
a first oxide insulating film;
a semiconductor layer comprising an oxide material formed over the first oxide insulating film, wherein the semiconductor layer is formed by sputtering while the first oxide insulating film is heated at a temperature of 150° C. or higher; and
a second oxide insulating film formed over the semiconductor layer,
wherein the oxide material comprises a plurality of crystals with c-axis alignment,
wherein each of the plurality of crystals comprises the atoms arranged to have a triangular or hexagonal shape in an a-b plane,
wherein one of a direction of an a-axis and a direction of a b-axis of a first crystal of the plurality of crystals is different from that of a second crystal of the plurality of crystals, in the a-b plane.
9. The semiconductor device according to claim 8, wherein each of the plurality of crystals comprises metal atoms, or metal atoms and oxygen atoms arranged in a layered manner when seen from a direction perpendicular to the c-axis.
10. The semiconductor device according to claim 8, wherein each of the plurality of crystals comprises a plurality of metal oxide layers, and
wherein the plurality of metal oxide layers are bonded to each other through a tetracoordinate oxygen atom.
11. The semiconductor device according to claim 10, wherein each of the plurality of metal oxide layers comprises any one of a tetracoordinate central metal atom, a pentacoordinate central metal atom, and a central metal material having either five ligands or six ligands.
12. The semiconductor device according to claim 8, wherein at least one of the first oxide insulating film and the second oxide insulating film is capable of releasing oxygen by heating at an amount greater than or equal to 1×1018 atoms/cm3.
US13/325,700 2010-12-17 2011-12-14 Oxide material and semiconductor device Active 2032-12-08 US9368633B2 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US15/178,949 US10079309B2 (en) 2010-12-17 2016-06-10 Oxide material and semiconductor device
US16/130,588 US11049977B2 (en) 2010-12-17 2018-09-13 Oxide material and semiconductor device
US16/849,113 US11217702B2 (en) 2010-12-17 2020-04-15 Oxide material and semiconductor device
US17/564,556 US11688810B2 (en) 2010-12-17 2021-12-29 Oxide material and semiconductor device
US18/212,773 US20230335647A1 (en) 2010-12-17 2023-06-22 Oxide material and semiconductor device

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2010282135 2010-12-17
JP2010-282135 2010-12-17
JP2011-151859 2011-07-08
JP2011151859 2011-07-08

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/178,949 Continuation US10079309B2 (en) 2010-12-17 2016-06-10 Oxide material and semiconductor device

Publications (2)

Publication Number Publication Date
US20120153364A1 US20120153364A1 (en) 2012-06-21
US9368633B2 true US9368633B2 (en) 2016-06-14

Family

ID=46233247

Family Applications (6)

Application Number Title Priority Date Filing Date
US13/325,700 Active 2032-12-08 US9368633B2 (en) 2010-12-17 2011-12-14 Oxide material and semiconductor device
US15/178,949 Active US10079309B2 (en) 2010-12-17 2016-06-10 Oxide material and semiconductor device
US16/130,588 Active US11049977B2 (en) 2010-12-17 2018-09-13 Oxide material and semiconductor device
US16/849,113 Active US11217702B2 (en) 2010-12-17 2020-04-15 Oxide material and semiconductor device
US17/564,556 Active US11688810B2 (en) 2010-12-17 2021-12-29 Oxide material and semiconductor device
US18/212,773 Pending US20230335647A1 (en) 2010-12-17 2023-06-22 Oxide material and semiconductor device

Family Applications After (5)

Application Number Title Priority Date Filing Date
US15/178,949 Active US10079309B2 (en) 2010-12-17 2016-06-10 Oxide material and semiconductor device
US16/130,588 Active US11049977B2 (en) 2010-12-17 2018-09-13 Oxide material and semiconductor device
US16/849,113 Active US11217702B2 (en) 2010-12-17 2020-04-15 Oxide material and semiconductor device
US17/564,556 Active US11688810B2 (en) 2010-12-17 2021-12-29 Oxide material and semiconductor device
US18/212,773 Pending US20230335647A1 (en) 2010-12-17 2023-06-22 Oxide material and semiconductor device

Country Status (6)

Country Link
US (6) US9368633B2 (en)
JP (8) JP5833423B2 (en)
KR (5) KR101895325B1 (en)
CN (2) CN106960866B (en)
TW (7) TW202109876A (en)
WO (1) WO2012081591A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10741414B2 (en) 2013-10-10 2020-08-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US11049977B2 (en) 2010-12-17 2021-06-29 Semiconductor Energy Laboratory Co., Ltd. Oxide material and semiconductor device

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9331206B2 (en) 2011-04-22 2016-05-03 Semiconductor Energy Laboratory Co., Ltd. Oxide material and semiconductor device
CN104797736A (en) * 2012-06-29 2015-07-22 株式会社半导体能源研究所 Method for using sputtering target and method for manufacturing oxide film
KR20140011945A (en) * 2012-07-19 2014-01-29 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Sputtering target, method for using the same, and method for forming oxide film
US9312392B2 (en) * 2013-05-16 2016-04-12 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
WO2014188983A1 (en) 2013-05-21 2014-11-27 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and formation method thereof
CN105453269B (en) * 2013-08-07 2019-04-05 夏普株式会社 Radioscopic image sensor substrate
KR102317297B1 (en) 2014-02-19 2021-10-26 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Oxide, semiconductor device, module, and electronic device
US9337030B2 (en) 2014-03-26 2016-05-10 Intermolecular, Inc. Method to grow in-situ crystalline IGZO using co-sputtering targets
TWI652362B (en) 2014-10-28 2019-03-01 日商半導體能源研究所股份有限公司 Oxide and manufacturing method thereof
JP6647841B2 (en) 2014-12-01 2020-02-14 株式会社半導体エネルギー研究所 Preparation method of oxide
JP6581057B2 (en) * 2016-09-14 2019-09-25 株式会社東芝 Semiconductor device, semiconductor memory device, and solid-state imaging device
JPWO2018070169A1 (en) * 2016-10-11 2019-07-04 日立オートモティブシステムズ株式会社 Motor controller
KR102470206B1 (en) * 2017-10-13 2022-11-23 삼성디스플레이 주식회사 Manufacturing method for metal oxide and display device comprising the metal oxide
CN108365013B (en) * 2018-02-27 2021-03-02 武汉华星光电技术有限公司 Thin film transistor, array substrate, display panel, preparation method of display panel and terminal

Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH06275697A (en) 1993-03-23 1994-09-30 Denshi Kagaku Kk Programmed temperature desorption gas analyzer
JPH08330103A (en) 1995-06-01 1996-12-13 Hoya Corp Electric resistance film
JPH1045496A (en) 1996-07-31 1998-02-17 Hoya Corp Electrically conductive oxide thin film, article having the same and manufacture of article
JP2000026119A (en) 1998-07-09 2000-01-25 Hoya Corp Article having transparent electrically conductive oxide thin film and its manufacture
JP2005150635A (en) 2003-11-19 2005-06-09 Sanyo Electric Co Ltd Thin-film transistor
EP1737044A1 (en) 2004-03-12 2006-12-27 Japan Science and Technology Agency Amorphous oxide and thin film transistor
US20070057261A1 (en) 2005-09-14 2007-03-15 Jeong Jae K Transparent thin film transistor (TFT) and its method of manufacture
US20070072439A1 (en) 2005-09-29 2007-03-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
JP2007096055A (en) 2005-09-29 2007-04-12 Semiconductor Energy Lab Co Ltd Semiconductor device and method for manufacturing the same
JP2007123861A (en) 2005-09-29 2007-05-17 Semiconductor Energy Lab Co Ltd Semiconductor device and its manufacturing method
JP2008230878A (en) 2007-03-19 2008-10-02 Mitsubishi Materials Corp Method for producing zinc oxide functional film and zinc oxide functional film obtained by using the method
US20080299702A1 (en) * 2007-05-28 2008-12-04 Samsung Electronics Co., Ltd. METHOD OF MANUFACTURING ZnO-BASED THIN FILM TRANSISTOR
US20090134389A1 (en) 2007-11-26 2009-05-28 Fujifilm Corporation Thin film field effect transistor and electroluminescence display using the same
US20090152506A1 (en) 2007-12-17 2009-06-18 Fujifilm Corporation Process for producing oriented inorganic crystalline film, and semiconductor device using the oriented inorganic crystalline film
US20090159963A1 (en) * 2007-12-24 2009-06-25 Denso Corporation Semiconductor device including a plurality of cells
JP2010003822A (en) 2008-06-19 2010-01-07 Idemitsu Kosan Co Ltd Thin-film transistor, and manufacturing method therefor
US20100109003A1 (en) 2008-10-31 2010-05-06 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US20100117078A1 (en) * 2008-11-13 2010-05-13 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US20100207116A1 (en) * 2007-07-13 2010-08-19 Saint-Gobain Glass France Substrate for the epitaxial growth of gallium nitride
US20100320456A1 (en) 2009-06-19 2010-12-23 Epv Solar, Inc. Method for Fabricating a Doped and/or Alloyed Semiconductor
US20110284844A1 (en) 2010-05-21 2011-11-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US8193031B2 (en) 2009-11-20 2012-06-05 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US8343800B2 (en) 2009-06-22 2013-01-01 Fujifilm Corporation Thin film transistor and method of producing thin film transistor
US8841662B2 (en) 2009-11-06 2014-09-23 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device

Family Cites Families (39)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3694737B2 (en) 2001-07-27 2005-09-14 独立行政法人物質・材料研究機構 Method for producing zinc oxide-based homologous compound thin film
KR100466539B1 (en) * 2002-09-09 2005-01-15 한국전자통신연구원 Method of manufacturing a schottky barrier transistor
JP4981283B2 (en) 2005-09-06 2012-07-18 キヤノン株式会社 Thin film transistor using amorphous oxide layer
JP5006598B2 (en) 2005-09-16 2012-08-22 キヤノン株式会社 Field effect transistor
JP4907942B2 (en) * 2005-09-29 2012-04-04 シャープ株式会社 Transistors and electronic devices
US7977169B2 (en) 2006-02-15 2011-07-12 Kochi Industrial Promotion Center Semiconductor device including active layer made of zinc oxide with controlled orientations and manufacturing method thereof
WO2007142167A1 (en) 2006-06-02 2007-12-13 Kochi Industrial Promotion Center Semiconductor device including an oxide semiconductor thin film layer of zinc oxide and manufacturing method thereof
JP5127183B2 (en) 2006-08-23 2013-01-23 キヤノン株式会社 Thin film transistor manufacturing method using amorphous oxide semiconductor film
US7511343B2 (en) 2006-10-12 2009-03-31 Xerox Corporation Thin film transistor
KR101146574B1 (en) * 2006-12-05 2012-05-16 캐논 가부시끼가이샤 Method for manufacturing thin film transistor using oxide semiconductor and display apparatus
JP4910779B2 (en) * 2007-03-02 2012-04-04 凸版印刷株式会社 Organic EL display and manufacturing method thereof
JP5244331B2 (en) 2007-03-26 2013-07-24 出光興産株式会社 Amorphous oxide semiconductor thin film, manufacturing method thereof, thin film transistor manufacturing method, field effect transistor, light emitting device, display device, and sputtering target
JP5522889B2 (en) 2007-05-11 2014-06-18 出光興産株式会社 In-Ga-Zn-Sn-based oxide sintered body and target for physical film formation
EP2158608A4 (en) 2007-06-19 2010-07-14 Samsung Electronics Co Ltd Oxide semiconductors and thin film transistors comprising the same
US7935964B2 (en) 2007-06-19 2011-05-03 Samsung Electronics Co., Ltd. Oxide semiconductors and thin film transistors comprising the same
JP4537434B2 (en) * 2007-08-31 2010-09-01 株式会社日立製作所 Zinc oxide thin film, transparent conductive film using the same, and display element
WO2009034953A1 (en) 2007-09-10 2009-03-19 Idemitsu Kosan Co., Ltd. Thin film transistor
JP5088792B2 (en) 2008-04-02 2012-12-05 富士フイルム株式会社 Method for forming Zn-containing composite oxide film
JP5704790B2 (en) 2008-05-07 2015-04-22 キヤノン株式会社 Thin film transistor and display device
JP2010010175A (en) * 2008-06-24 2010-01-14 Konica Minolta Holdings Inc Thin film transistor, and method of manufacturing thin film transistor
JP2010040552A (en) * 2008-07-31 2010-02-18 Idemitsu Kosan Co Ltd Thin film transistor and manufacturing method thereof
JP2010040815A (en) * 2008-08-06 2010-02-18 Sony Corp Vertical field effect transistor, and image display apparatus
KR101260147B1 (en) 2008-08-15 2013-05-02 가부시키가이샤 아루박 Process for producing field effect transistor
JP5616012B2 (en) * 2008-10-24 2014-10-29 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP2010118407A (en) 2008-11-11 2010-05-27 Idemitsu Kosan Co Ltd Thin-film transistor having etching resistance, and production method thereof
JP2010153802A (en) * 2008-11-20 2010-07-08 Semiconductor Energy Lab Co Ltd Semiconductor device and method of manufacturing the same
TWI475616B (en) 2008-12-26 2015-03-01 Semiconductor Energy Lab Semiconductor device and manufacturing method thereof
KR101034686B1 (en) 2009-01-12 2011-05-16 삼성모바일디스플레이주식회사 Organic light emitting display device and method of manufacturing the same
KR101648927B1 (en) 2009-01-16 2016-08-17 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device and manufacturing method thereof
JP5606682B2 (en) 2009-01-29 2014-10-15 富士フイルム株式会社 Thin film transistor, method for manufacturing polycrystalline oxide semiconductor thin film, and method for manufacturing thin film transistor
US8247276B2 (en) 2009-02-20 2012-08-21 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor, method for manufacturing the same, and semiconductor device
US8704216B2 (en) 2009-02-27 2014-04-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8461582B2 (en) 2009-03-05 2013-06-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
KR101671210B1 (en) 2009-03-06 2016-11-01 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device and method for manufacturing the same
TWI489628B (en) 2009-04-02 2015-06-21 Semiconductor Energy Lab Semiconductor device and method for manufacturing the same
KR102223595B1 (en) 2009-11-06 2021-03-05 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device and manufacturing method thereof
JP2012256819A (en) 2010-09-08 2012-12-27 Semiconductor Energy Lab Co Ltd Semiconductor device
KR101457833B1 (en) 2010-12-03 2014-11-05 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device
KR101895325B1 (en) 2010-12-17 2018-09-05 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Oxde material and semiconductor device

Patent Citations (70)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH06275697A (en) 1993-03-23 1994-09-30 Denshi Kagaku Kk Programmed temperature desorption gas analyzer
JPH08330103A (en) 1995-06-01 1996-12-13 Hoya Corp Electric resistance film
JPH1045496A (en) 1996-07-31 1998-02-17 Hoya Corp Electrically conductive oxide thin film, article having the same and manufacture of article
JP2000026119A (en) 1998-07-09 2000-01-25 Hoya Corp Article having transparent electrically conductive oxide thin film and its manufacture
JP2005150635A (en) 2003-11-19 2005-06-09 Sanyo Electric Co Ltd Thin-film transistor
EP2413366A1 (en) 2004-03-12 2012-02-01 Japan Science And Technology Agency A switching element of LCDs or organic EL displays
US20070194379A1 (en) 2004-03-12 2007-08-23 Japan Science And Technology Agency Amorphous Oxide And Thin Film Transistor
US20090280600A1 (en) 2004-03-12 2009-11-12 Japan Science And Technology Agency Amorphous oxide and thin film transistor
EP1737044A1 (en) 2004-03-12 2006-12-27 Japan Science and Technology Agency Amorphous oxide and thin film transistor
EP2226847A2 (en) 2004-03-12 2010-09-08 Japan Science And Technology Agency Amorphous oxide and thin film transistor
US20090278122A1 (en) 2004-03-12 2009-11-12 Japan Science And Technology Agency Amorphous oxide and thin film transistor
US20120012838A1 (en) 2004-03-12 2012-01-19 Japan Science And Technology Agency Switching element
US20110201162A1 (en) 2004-03-12 2011-08-18 Japan Science And Technology Agency Amorphous oxide and thin film transistor
US20110101352A1 (en) 2004-03-12 2011-05-05 Japan Science And Technology Agency Amorphous oxide and thin film transistor
EP2246894A1 (en) 2004-03-12 2010-11-03 Japan Science and Technology Agency Amorphous oxide and thin film transistor
JP2010212696A (en) 2004-03-12 2010-09-24 Japan Science & Technology Agency Method for vapor-phase film formation of amorphous oxide thin film
US20070057261A1 (en) 2005-09-14 2007-03-15 Jeong Jae K Transparent thin film transistor (TFT) and its method of manufacture
JP2007081362A (en) 2005-09-14 2007-03-29 Samsung Sdi Co Ltd Transparent thin film transistor and its manufacturing method
EP1764839A2 (en) 2005-09-14 2007-03-21 Samsung SDI Co., Ltd. Transparent thin film transistor (TFT) and its method of manufacture
KR20070031165A (en) 2005-09-14 2007-03-19 삼성에스디아이 주식회사 Transparent Thin Film Transistor and Fabrication Method for the same
US7674650B2 (en) 2005-09-29 2010-03-09 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
EP1770788A2 (en) 2005-09-29 2007-04-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having oxide semiconductor layer and manufacturing method thereof
US20080308805A1 (en) 2005-09-29 2008-12-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20080308796A1 (en) 2005-09-29 2008-12-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20080308806A1 (en) 2005-09-29 2008-12-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
CN101335304A (en) 2005-09-29 2008-12-31 株式会社半导体能源研究所 Semiconductor device and manufacturing method thereof
US20090008639A1 (en) 2005-09-29 2009-01-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US9099562B2 (en) 2005-09-29 2015-08-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8796069B2 (en) 2005-09-29 2014-08-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8790959B2 (en) 2005-09-29 2014-07-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8669550B2 (en) 2005-09-29 2014-03-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
EP1998375A2 (en) 2005-09-29 2008-12-03 Semiconductor Energy Laboratory Co, Ltd. Semiconductor device having oxide semiconductor layer and manufacturing method
EP1998373A2 (en) 2005-09-29 2008-12-03 Semiconductor Energy Laboratory Co, Ltd. Semiconductor device having oxide semiconductor layer and manufacturing method thereof
US20090305461A1 (en) 2005-09-29 2009-12-10 Semiconductor Energy Laboratory Co,. Ltd. Semiconductor Device And Manufacturing Method Thereof
US8629069B2 (en) 2005-09-29 2014-01-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
EP1998374A2 (en) 2005-09-29 2008-12-03 Semiconductor Energy Laboratory Co, Ltd. Semiconductor device having oxide semiconductor layer and manufacturing method thereof
US8466463B2 (en) 2005-09-29 2013-06-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8274077B2 (en) 2005-09-29 2012-09-25 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20070072439A1 (en) 2005-09-29 2007-03-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
CN1941299A (en) 2005-09-29 2007-04-04 株式会社半导体能源研究所 Semiconductor device and manufacturing method thereof
US7732819B2 (en) 2005-09-29 2010-06-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20110163311A1 (en) 2005-09-29 2011-07-07 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20110121290A1 (en) 2005-09-29 2011-05-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20110117697A1 (en) 2005-09-29 2011-05-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
EP1995787A2 (en) 2005-09-29 2008-11-26 Semiconductor Energy Laboratory Co, Ltd. Semiconductor device having oxide semiconductor layer and manufacturing method therof
JP2007096055A (en) 2005-09-29 2007-04-12 Semiconductor Energy Lab Co Ltd Semiconductor device and method for manufacturing the same
JP2007123861A (en) 2005-09-29 2007-05-17 Semiconductor Energy Lab Co Ltd Semiconductor device and its manufacturing method
US20110104851A1 (en) 2005-09-29 2011-05-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US7910490B2 (en) 2005-09-29 2011-03-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7932521B2 (en) 2005-09-29 2011-04-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
JP2008230878A (en) 2007-03-19 2008-10-02 Mitsubishi Materials Corp Method for producing zinc oxide functional film and zinc oxide functional film obtained by using the method
US20080299702A1 (en) * 2007-05-28 2008-12-04 Samsung Electronics Co., Ltd. METHOD OF MANUFACTURING ZnO-BASED THIN FILM TRANSISTOR
US20100207116A1 (en) * 2007-07-13 2010-08-19 Saint-Gobain Glass France Substrate for the epitaxial growth of gallium nitride
JP2010103451A (en) 2007-11-26 2010-05-06 Fujifilm Corp Thin film field-effect type transistor and field light-emitting device using it
US20090134389A1 (en) 2007-11-26 2009-05-28 Fujifilm Corporation Thin film field effect transistor and electroluminescence display using the same
US20090152506A1 (en) 2007-12-17 2009-06-18 Fujifilm Corporation Process for producing oriented inorganic crystalline film, and semiconductor device using the oriented inorganic crystalline film
JP2009167087A (en) 2007-12-17 2009-07-30 Fujifilm Corp Oriented inorganic crystalline film, process for producing the same and semiconductor device
US20090159963A1 (en) * 2007-12-24 2009-06-25 Denso Corporation Semiconductor device including a plurality of cells
JP2010003822A (en) 2008-06-19 2010-01-07 Idemitsu Kosan Co Ltd Thin-film transistor, and manufacturing method therefor
US20100109003A1 (en) 2008-10-31 2010-05-06 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
KR20100048925A (en) 2008-10-31 2010-05-11 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device and method for manufacturing the same
CN101728435A (en) 2008-10-31 2010-06-09 株式会社半导体能源研究所 Semiconductor device and method for manufacturing the same
JP2010135766A (en) 2008-10-31 2010-06-17 Semiconductor Energy Lab Co Ltd Semiconductor device and method for manufacturing the same
US20100117078A1 (en) * 2008-11-13 2010-05-13 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US20100320456A1 (en) 2009-06-19 2010-12-23 Epv Solar, Inc. Method for Fabricating a Doped and/or Alloyed Semiconductor
US8343800B2 (en) 2009-06-22 2013-01-01 Fujifilm Corporation Thin film transistor and method of producing thin film transistor
US8841662B2 (en) 2009-11-06 2014-09-23 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US20150093853A1 (en) 2009-11-06 2015-04-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US8193031B2 (en) 2009-11-20 2012-06-05 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20110284844A1 (en) 2010-05-21 2011-11-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device

Non-Patent Citations (10)

* Cited by examiner, † Cited by third party
Title
Chinese Office Action (Application No. 201180060652.9) Dated Aug. 10, 2015.
Fukumoto.E et al., "High Mobility Oxide Semiconductor TFT for Circuit Integration of AM-OLED," IDW '10 : Proceedings of the 16th International Display Workshops, Dec. 1, 2010, pp. 631-634.
Information Offer Form (Japanese Application No. 2011-274833) Dated Feb. 22, 2013.
International Search Report (Application No. PCT/JP2011/078837) Dated Mar. 6, 2012.
K. Taniguchi et al., "Magnetic Control of Ferroelectric Polarization in a hexaferrite Ba2Mg2Fe12O22", Annual Report (2007), High Field Laboratory for Superconducting Materials, Institute for Materials Research, Tohoku University, Jun. 1, 2008, vol. 2007 , pp. 103-104.
Kim.B et al., "Effects on Annealing Temperature for Solution-Processed IZTO TFTs by Nitrogen Incorporation", Electrochemical and Solid-State Letters, Sep. 16, 2010, vol. 13, No. 12, pp. H419-H422.
Notification (Japanese Application No. 2011-274833) Dated Mar. 19, 2013.
Singh et al., Effect of substrate temperature on the structure and optical properties of ZnO thin films deposited by reactive rf magnetron sputtering, Thin Solid Films 515 (2007), pp. 8718-8722. Eng.
Taiwanese Office Action (Application No. 100146854) Dated Jan. 20, 2016.
Written Opinion (Application No. PCT/JP2011/078837) Dated Mar. 6, 2012.

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11049977B2 (en) 2010-12-17 2021-06-29 Semiconductor Energy Laboratory Co., Ltd. Oxide material and semiconductor device
US11217702B2 (en) 2010-12-17 2022-01-04 Semiconductor Energy Laboratory Co., Ltd. Oxide material and semiconductor device
US11688810B2 (en) 2010-12-17 2023-06-27 Semiconductor Energy Laboratory Co., Ltd. Oxide material and semiconductor device
US10741414B2 (en) 2013-10-10 2020-08-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US10770310B2 (en) 2013-10-10 2020-09-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US11764074B2 (en) 2013-10-10 2023-09-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device

Also Published As

Publication number Publication date
JP2016028451A (en) 2016-02-25
KR102424181B1 (en) 2022-07-21
KR20130129403A (en) 2013-11-28
CN106960866B (en) 2021-03-12
US11049977B2 (en) 2021-06-29
JP2013035740A (en) 2013-02-21
US11217702B2 (en) 2022-01-04
TW201639147A (en) 2016-11-01
CN103250256A (en) 2013-08-14
KR20180098706A (en) 2018-09-04
KR20220029766A (en) 2022-03-08
TWI595647B (en) 2017-08-11
WO2012081591A1 (en) 2012-06-21
US20190013407A1 (en) 2019-01-10
TW201941423A (en) 2019-10-16
CN106960866A (en) 2017-07-18
JP2019054287A (en) 2019-04-04
JP7228620B2 (en) 2023-02-24
US10079309B2 (en) 2018-09-18
JP2023001202A (en) 2023-01-04
KR102181898B1 (en) 2020-11-23
US20200243686A1 (en) 2020-07-30
TW201906154A (en) 2019-02-01
KR102368949B1 (en) 2022-02-28
US11688810B2 (en) 2023-06-27
TW201240079A (en) 2012-10-01
JP2021132213A (en) 2021-09-09
TWI574400B (en) 2017-03-11
US20120153364A1 (en) 2012-06-21
TW202109876A (en) 2021-03-01
US20220165883A1 (en) 2022-05-26
CN103250256B (en) 2017-04-19
JP2019179933A (en) 2019-10-17
JP2023053237A (en) 2023-04-12
TW202322199A (en) 2023-06-01
KR20200131356A (en) 2020-11-23
KR20190085189A (en) 2019-07-17
KR102001577B1 (en) 2019-07-18
US20230335647A1 (en) 2023-10-19
KR101895325B1 (en) 2018-09-05
US20160284861A1 (en) 2016-09-29
JP5833423B2 (en) 2015-12-16
JP6676742B2 (en) 2020-04-08
TWI634657B (en) 2018-09-01
JP6877490B2 (en) 2021-05-26
TW201735351A (en) 2017-10-01
JP2017157854A (en) 2017-09-07

Similar Documents

Publication Publication Date Title
US11217702B2 (en) Oxide material and semiconductor device
US9082864B2 (en) Semiconductor device
US9818820B2 (en) Oxide material and semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: SEMICONDUCTOR ENERGY LABORATORY CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YAMAZAKI, SHUNPEI;NAKASHIMA, MOTOKI;HONDA, TATSUYA;SIGNING DATES FROM 20111129 TO 20111210;REEL/FRAME:027379/0375

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8