US7221194B2 - Analog buffers composed of thin film transistors - Google Patents

Analog buffers composed of thin film transistors Download PDF

Info

Publication number
US7221194B2
US7221194B2 US11/061,836 US6183605A US7221194B2 US 7221194 B2 US7221194 B2 US 7221194B2 US 6183605 A US6183605 A US 6183605A US 7221194 B2 US7221194 B2 US 7221194B2
Authority
US
United States
Prior art keywords
voltage
source follower
source
analog buffer
coupled
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US11/061,836
Other versions
US20060186932A1 (en
Inventor
Ching-Wei Lin
Chueh-Kuei Jan
Meng-Hsun Hsieh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Innolux Corp
Original Assignee
TPO Displays Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by TPO Displays Corp filed Critical TPO Displays Corp
Assigned to TOPPOLY OPTOELECTRONICS CORP. reassignment TOPPOLY OPTOELECTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HSIEH, MENG-HSUN, JAN, CHUEH-KUEI, LIN, CHING-WEI
Priority to US11/061,836 priority Critical patent/US7221194B2/en
Priority to TW094118887A priority patent/TWI304565B/en
Priority to CNB2005100770799A priority patent/CN100391104C/en
Publication of US20060186932A1 publication Critical patent/US20060186932A1/en
Assigned to TPO DISPLAYS CORP. reassignment TPO DISPLAYS CORP. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: TOPPOLY OPTOELECTRONICS CORPORATION
Publication of US7221194B2 publication Critical patent/US7221194B2/en
Application granted granted Critical
Assigned to CHIMEI INNOLUX CORPORATION reassignment CHIMEI INNOLUX CORPORATION MERGER (SEE DOCUMENT FOR DETAILS). Assignors: TPO DISPLAYS CORP.
Assigned to Innolux Corporation reassignment Innolux Corporation CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: CHIMEI INNOLUX CORPORATION
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3685Details of drivers for data electrodes
    • G09G3/3688Details of drivers for data electrodes suitable for active matrices only
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/30Single-ended push-pull [SEPP] amplifiers; Phase-splitters therefor
    • H03F3/3001Single-ended push-pull [SEPP] amplifiers; Phase-splitters therefor with field-effect transistors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/34Dc amplifiers in which all stages are dc-coupled
    • H03F3/343Dc amplifiers in which all stages are dc-coupled with semiconductor devices only
    • H03F3/345Dc amplifiers in which all stages are dc-coupled with semiconductor devices only with field-effect devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/50Amplifiers in which input is applied to, or output is derived from, an impedance common to input and output circuits of the amplifying element, e.g. cathode follower
    • H03F3/505Amplifiers in which input is applied to, or output is derived from, an impedance common to input and output circuits of the amplifying element, e.g. cathode follower with field-effect devices
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0243Details of the generation of driving signals
    • G09G2310/0248Precharge or discharge of column electrodes before or after applying exact column voltages
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0264Details of driving circuits
    • G09G2310/0291Details of output amplifiers or buffers arranged for use in a driving circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/30Indexing scheme relating to single-ended push-pull [SEPP]; Phase-splitters therefor
    • H03F2203/30099Indexing scheme relating to single-ended push-pull [SEPP]; Phase-splitters therefor the pull transistor being gated by a switching element
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/30Indexing scheme relating to single-ended push-pull [SEPP]; Phase-splitters therefor
    • H03F2203/30132Indexing scheme relating to single-ended push-pull [SEPP]; Phase-splitters therefor the push transistor being gated by a switching element

Definitions

  • the invention relates to analog buffers, and more particularly, to unit-gain analog buffers with a precise gate to source voltage (V gs ) compensation and a small DC offset.
  • V gs gate to source voltage
  • DAC digital-to-analog conversion
  • a digital-to-analog converter requires a unit-gain analog buffer to improve the driving performance thereof.
  • analog buffer typically comprises operational amplifiers, as shown in FIG. 1 . However, it requires a large chip area.
  • LTPS low temperature poly-Si
  • operational amplifiers composed of TFTs have poor performance, such as small gain, large DC offset, high power consumption, slow slew rate, and large area.
  • FIGS. 2A and 2B show conventional analog buffers comprise N-type source follower or P-type source follower. The output voltage thereof, however, has a DC offset of a V gs .
  • FIGS. 3A and 3B show conventional analog buffers comprise a source follower with threshold voltage compensation and V gs compensation.
  • FIG. 3C is a timing chart of the conventional analog buffers shown in FIGS. 3A and 3B . It, however, also has a large DC offset at the output voltage and/or poor driving performance.
  • an analog buffer comprises a first source follower at the input end and a second source follower at the output end, both coupled to a switching circuit, wherein the first source follower provides an input offset voltage (e.g.,
  • the present invention discloses embodiments of an analog buffer, in which a first source follower provides a first offset voltage according to an input voltage in a first period, a second source follower provides an output voltage essentially equal to the input voltage in a second period, and a switching circuit coupled to the first source follower and second source follower, which provides a second offset voltage essentially equal to the first offset voltage in a third period intermediate between the first period and second period, wherein the second source follower provides the output voltage based on the second offset voltage.
  • the present invention discloses embodiments of an analog buffer, in which a first source follower regulates a first voltage according to an input voltage in a first period, and a switching circuit coupled to the first source follower regulates a second voltage essentially equal to the first voltage, according to the input voltage in a second period.
  • a second source follower is coupled to the switching circuit, receiving the first voltage and the second voltage in the first period and the second period respectively, and outputting the input voltage to a load according thereto in the second period.
  • the present invention discloses embodiments of a signal driving circuit, in which a digital-to-analog converter (DAC) regulates an analog voltage according to a digital data and an analog buffer as mentioned above, buffering the analog voltage received from the DAC and outputting to a load.
  • DAC digital-to-analog converter
  • the present invention discloses embodiments of a display system, in which a signal driving circuit is mentioned above and a display element coupled to the signal driving circuit, wherein the display element is driven by the signal driving circuit.
  • FIG. 1 shows a conventional analog buffer with operational amplifier
  • FIG. 2A shows a conventional analog buffer comprising an N-type source follower
  • FIG. 2B shows a conventional analog buffer comprising a P-type source follower
  • FIGS. 3A and 3B show conventional analog buffers composed by a source follower with threshold voltage compensation and V gs compensation respectively;
  • FIG. 3C is a timing chart of the conventional analog buffers shown in FIGS. 3A and 3B .
  • FIG. 4A is a first embodiment of an analog buffer
  • FIG. 4B is another aspect of the first embodiment of the analog buffer
  • FIG. 4C is also another aspect of the first embodiment of the analog buffer
  • FIG. 4D is still another aspect of the first embodiment of the analog buffer
  • FIG. 5 is a timing chart of the analog buffers according to the embodiments.
  • FIG. 6A is a second embodiment of an analog buffer
  • FIG. 6B is another aspect of the second embodiment of the analog buffer
  • FIG. 6C is also another aspect of the second embodiment of the analog buffer
  • FIG. 6D is still another aspect of the second embodiment of the analog buffer
  • FIG. 7 shows the relationship between the input voltage and output voltage of the analog buffer according to simulation of the embodiment of FIG. 4B ;
  • FIG. 8 shows the relationship between the input voltage and DC offset voltage of the analog buffer according to simulation of the embodiment of FIG. 4B ;
  • FIG. 9 is a schematic diagram of a signal driving circuit according to various embodiments of the invention.
  • FIG. 10 schematically shows an electronic device deploying a driving circuit shown in FIG. 9 .
  • FIG. 4A is a first embodiment of an analog buffer in accordance with one aspect of the present invention.
  • the analog buffer 100 A comprises a first source follower 10 A, a switching circuit 20 A, a second source follower 30 A, and a discharge circuit 40 A.
  • the first source follower 10 A is a P-type source follower coupled between the power voltages Vdd and Vee.
  • the first source follower 10 A comprises two transistors M 1 and M 2 , three switching devices S 1 A, S 1 B and S 3 A, a capacitor C 1 , and a current source I 1 .
  • the switching circuit 20 A is coupled between the first and second source followers 10 A and 30 A.
  • the switching circuit 20 A comprises three switching devices S 3 B, S 3 C and S 4 A and a capacitor C 2 .
  • the second source follower 30 A is an N-type source follower, coupled to the switching circuit 20 A.
  • the second source follower 30 A comprises a transistor M 3 , a switching device S 2 , and a current source I 2 .
  • the discharge circuit 40 A is coupled between the second source follower 30 A and a load comprising the resistor RL and the capacitor CL.
  • the current provided by the current source I 2 can be N times that provided by the current source I 1 , increasing driving capability.
  • a controller 50 controls the switching of the various switches.
  • the controller 50 may be in part of, or the switch control signals CS may be provided by, the timing controller 510 found in the electronic device (see FIG. 10 ).
  • FIG. 5 is a timing chart of the analog buffer according to the first embodiment.
  • time interval t 0 –t 1 all switches are turned off, except that the switching device S 5 in the discharge circuit 40 A is turned on such that the voltage Vout at the node N 3 from a preceding cycle is discharged to the power voltage Vee.
  • the various switches are controlled by the controller 50 to function in the manner as described below.
  • time interval t 1 –t 2 the switching devices S 1 A and S 1 B are turned on such that a voltage is stored in the capacitor C 1 to turn on the transistor M 2 .
  • the switching device S 5 is turned off.
  • the switching devices S 1 A and S 1 B are turned off and the transistor M 2 is maintained on due to the voltage stored in the capacitor C 1 .
  • the switching devices S 2 , S 3 A, S 3 B and S 3 C are turned on such that the first and second source followers 10 A and 30 A are both enabled. Accordingly, the first source follower 10 A regulates a voltage of Vin+
  • the node N 2 is then charged to the voltage of Vin+
  • the V gs of the transistors M 1 and M 3 are made equal by adjusting M 1 and M 3 size, namely
  • time interval t 4 –t 5 the switching devices S 3 A, S 3 B and S 3 C are turned off such that the first source follower 10 A is disabled to conserve power.
  • the switching devices S 4 A and S 4 B are turned on and S 5 turned off such that the second source follower 30 A outputs a voltage Vout identical to the input voltage Vin to load according to the input voltage from the switching devices S 4 A and the voltage (
  • the output voltage Vout regulated by the transistor M 3 is identical to the input voltage Vin because the
  • the switching devices S 2 , S 4 A and S 4 B are turned off such that the second source follower 30 A is disabled to conserve power.
  • the cycle above repeats from t 0 to t 6 , in accordance with the timing chart shown in FIG. 5 .
  • FIG. 4B is a variation of the first embodiment of an analog buffer.
  • the analog buffer 100 B shown in FIG. 4B is similar to the buffer 100 A in the FIG. 4A , except that the current sources I 1 and I 2 are implemented by the transistors M 4 and M 5 controlled by Va, wherein the transistors M 4 and M 5 are biased by a bias voltage Va.
  • Operations of the analog buffer 100 B shown in FIG. 4B are similar to those shown in FIG. 4A , and thus, are omitted for simplification.
  • FIG. 4C is another variation of the first embodiment of an analog buffer.
  • the analog buffer 100 C shown in FIG. 4C is similar to the buffer 100 B in the FIG. 4B , except for a bias voltage providing circuit comprising two switching devices S 1 C and S 1 D, a capacitor C 3 and a current source I 3 .
  • the switching devices S 1 C and S 1 D are also turned on in the time interval t 1 –t 2 , such that a bias voltage can be stored in the capacitor C 3 to bias the transistors M 4 and M 5 .
  • Operations of the analog buffer 100 C shown in FIG. 4C are similar to those shown in FIG. 4A , and thus, are omitted for simplification.
  • FIG. 4D is still another variation of the first embodiment of an analog buffer shown in FIG. 4C .
  • the analog buffer 100 D shown in FIG. 4D is similar to the buffer 100 C in the FIG. 4C , except that the switching devices S 1 A, S 1 C, S 3 B, S 3 C, S 4 B and S 4 A are implemented by transmission gates, switching devices S 1 B, S 1 D, S 2 , S 3 A and S 5 are implemented by transistors, and the current source I 3 is implemented by a P-type transistor M 6 with a gate coupled to the power voltage Vss. Operations of the analog buffer 100 D shown in FIG. 4D are similar to those shown in FIG. 4A , and thus, are omitted for simplification.
  • FIG. 6A is a second embodiment of an analog buffer.
  • the analog buffer 200 A comprises a first source follower 10 A′, a switching circuit 20 A′, a second source follower 30 A′, and a pre-charge circuit 40 A′.
  • the first source follower 10 A′ is an N-type source follower coupled between the power voltages Vdd and Vee.
  • the second source follower 30 A′ is a P-type source follower, coupled to the switching circuit 20 A′.
  • the first source follower 10 A′ comprises two transistors M 1 and M 2 , three switching devices S 1 A, S 1 B and S 3 A, a capacitor C 1 , and a current source I 1 .
  • the switching circuit 20 A′ is coupled between the first and second source followers 10 A′ and 30 A′.
  • the switching circuit 20 comprises three switching devices S 3 B, S 3 C and S 4 A and a capacitor C 2 .
  • the second source follower 30 A′ is a P-type source follower, coupled to the switching circuit 20 A′.
  • the second source follower 30 A′ comprises a transistor M 3 , a switching device S 2 , and a current source I 2 .
  • the pre-charge circuit 40 A′ is coupled between the second source follower 30 and a load comprising the resistor RL and the capacitor CL.
  • the current provided by the current source I 2 can be N times that provided by the current source I 1 , for increased driving capability.
  • FIG. 5 is also the timing chart of the analog buffer according to the second embodiment.
  • the switching device S 5 in the charge circuit 40 A′ is turned on such that the voltage Vout at the node N 6 is charged to the power voltage Vdd.
  • time interval t 1 –t 2 the switching devices S 1 A and S 1 B are turned on such that a voltage is stored in the capacitor C 1 to turn on the transistor M 2 .
  • the switching device S 5 is turned off.
  • the switching devices S 1 A and S 1 B are turned off and the transistor M 2 is maintained on due to the voltage stored in the capacitor C 1 .
  • the switching devices S 2 , S 3 A, S 3 B and S 3 C are turned on such that the first and second source followers 10 A′ and 30 A′ are both enabled. Accordingly, the first source follower 10 A′ regulates a voltage of Vin ⁇
  • the node N 5 is then charged to the voltage of Vin ⁇
  • the V gs of the transistors M 1 and M 3 are made equal by adjusting M 1 and M 3 size, namely
  • time interval t 4 –t 5 the switching devices S 3 A, S 3 B and S 3 C are turned off such that the first source follower 10 A′ is disabled to conserve power.
  • the switching devices S 4 A and S 4 B are turned on such that the second source follower 30 A′ outputs an output voltage Vout identical to the input voltage Vin to load according to the input voltage from the switching devices S 4 A and the voltage stored capacitor C 2 .
  • the output voltage Vout regulated by the transistor M 3 is identical to the input voltage Vin because the
  • the switching devices S 2 , S 4 A and S 4 B are turned off such that the second source follower 30 A′ is disabled to conserve power.
  • FIG. 6B is a variation of the second embodiment of an analog buffer.
  • the analog buffer 200 B shown in FIG. 6B is similar to the buffer 200 A in the FIG. 6A , except that the current sources I 1 and I 2 are implemented by the transistors M 4 and M 5 , wherein the transistors M 4 and M 5 are biased by a bias voltage Va.
  • Operations of the analog buffer 200 B shown in FIG. 6B are similar to those shown in FIG. 6A , and thus, are omitted for simplification.
  • FIG. 6C is also another aspect of the second embodiment of an analog buffer.
  • the analog buffer 200 C shown in FIG. 6C is similar to the buffer 200 B in the FIG. 6B , except for a bias voltage providing circuit comprising two switching devices S 1 C and S 1 D, a capacitor C 3 and a current source I 3 .
  • the switching devices S 1 C and S 1 D are also turned on in the time interval t 1 –t 2 , such that a bias voltage can be stored in the capacitor C 3 .
  • Operations of the analog buffer 200 C shown in FIG. 6C are similar to those shown in FIG. 6A , and thus, are omitted for simplification.
  • FIG. 6D is still another aspect of the first embodiment of an analog buffer.
  • the analog buffer 200 D shown in FIG. 6D is similar to the buffer 600 C in the FIG. 6C , except that the switching devices S 1 A, S 1 C, S 3 B, S 3 C, S 4 B and S 4 A are implemented by transmitting gates, S 1 B, S 1 D, S 2 , S 3 A and S 5 are implemented by transistors, and the current source I 3 is implemented by an N-type transistor with a gate coupled to the power voltage Vdd. Operations of the analog buffer 200 D shown in FIG. 6D are similar to those shown in FIG. 6A , and thus, are omitted for simplification.
  • FIG. 7 shows the relationship of the input voltage and output voltage of the analog buffer according to simulation of the embodiment of FIG. 4B . As shown, output voltages of the analog buffer are extremely close to input voltage thereof.
  • FIG. 8 shows the relationship between the input voltage and DC offset voltage of the analog buffer according to simulation of the embodiment of FIG. 4B . As shown in FIG. 8 , the DC offset voltage of the analog buffers of the embodiments is less than 10 mV. In addition, reasonable driving capability is provided.
  • analog buffers of the embodiment of the invention require only a first source follower, a switching circuit, a second source follower and a discharge circuit, they have simpler circuit structure and small layout area than those with operational amplifiers. Further, in the embodiments, the first and second source followers are not turned on all the time, and thus, the analog buffers also converse power.
  • FIG. 9 is a schematic diagram of a signal driving circuit 300 according to various embodiments of the invention.
  • signal driving circuit 300 can comprise shift registers 310 , a sampling circuit 320 , a latching circuit 330 , a digital-to-analog converter (DAC) 340 , and an output circuit 350 comprising analog buffers as shown in FIGS. 4A–4D or 6 A– 6 D.
  • the shift registers 310 have a plurality of stages equal in number to columns of pixels in a display panel (not shown).
  • the sampling circuit 320 samples data on a data bus (not shown) synchronous with sampling pulses output successively from the shift registers 310 .
  • the latch circuit 330 holds and latches the sampled data during a horizontal period, and the DAC 340 converts the latched data to analog signals.
  • the output circuit 350 drives the columns of pixels in a display panel according to the analog signals from the digital-to-analog converter (DAC) circuit 340 and control signals from external controller.
  • DAC digital-to-analog converter
  • FIG. 10 schematically shows an electronic device 600 deploying a driving circuit 300 described above.
  • the display panel 400 can be a liquid crystal display device.
  • the electronic device 500 may be a portable device such as a PDA, notebook computer, tablet computer, cellular phone, or a display monitor device, etc.
  • the electronic device 600 includes a housing 500 , a timing controller 510 , the display panel 400 and a driving circuit 300 , etc.
  • the timing controller 510 is operatively coupled to the signal driving circuit and provides control signals to the driving circuit 300 .
  • the driving circuit 300 is operatively coupled to the display panel 400 and provides analog voltage to drive the display panel 400 , and the display panel 400 displays images.

Abstract

Analog buffers with a precise gate to source voltage compensation and a small DC offset, by storing an input offset voltage to be used as an output offset voltage to reverse the offset in the input. A first source follower at the input end and a second source follower at the output end are both coupled to a switching circuit, wherein the first follower provides an input offset voltage (e.g., |Vgsp|) based on the input voltage (Vin), the second source follower provides an output voltage (Vout) by compensating Vin transmitted through the analog buffer circuit with an output offset voltage (|Vgsn|), and the switching circuit stores and equalizes the output offset voltage to the input offset voltage (|Vgsp|=|Vgsn|), so to obtain an output Vout that is identical to Vin.

Description

BACKGROUND
The invention relates to analog buffers, and more particularly, to unit-gain analog buffers with a precise gate to source voltage (Vgs) compensation and a small DC offset.
In conventional display systems, digital-to-analog conversion (DAC) is the most important part of a driving circuit. Typically, a digital-to-analog converter requires a unit-gain analog buffer to improve the driving performance thereof. In normal integrated circuits (ICs) designs, analog buffer typically comprises operational amplifiers, as shown in FIG. 1. However, it requires a large chip area.
To reduce total module costs, the “system-on-glass” technology by low temperature poly-Si (LTPS) TFTs offer a promising solution because the LTPS allows integration of driving circuit on glass. However, operational amplifiers composed of TFTs have poor performance, such as small gain, large DC offset, high power consumption, slow slew rate, and large area.
FIGS. 2A and 2B show conventional analog buffers comprise N-type source follower or P-type source follower. The output voltage thereof, however, has a DC offset of a Vgs. FIGS. 3A and 3B show conventional analog buffers comprise a source follower with threshold voltage compensation and Vgs compensation. FIG. 3C is a timing chart of the conventional analog buffers shown in FIGS. 3A and 3B. It, however, also has a large DC offset at the output voltage and/or poor driving performance.
SUMMARY
The invention is directed to the broad concept of providing an analog buffer, that stores an input offset voltage, to be used as an output offset voltage, to reverse the offset in the input, so as to obtain a Vout=Vin. In one aspect of the invention, an analog buffer comprises a first source follower at the input end and a second source follower at the output end, both coupled to a switching circuit, wherein the first source follower provides an input offset voltage (e.g., |Vgsp|) based on the input voltage (e.g., Vin), the second source follower provides an output voltage (e.g., Vout) by compensating Vin transmitted through the analog buffer circuit by an output offset voltage (e.g., |Vgsn|), and the switching circuit stores and equalizes the output offset voltage to the input offset voltage (e.g., |Vgsp|=|Vgsn|), so to obtain an output Vout that is identical to Vin.
In another aspect, the present invention discloses embodiments of an analog buffer, in which a first source follower provides a first offset voltage according to an input voltage in a first period, a second source follower provides an output voltage essentially equal to the input voltage in a second period, and a switching circuit coupled to the first source follower and second source follower, which provides a second offset voltage essentially equal to the first offset voltage in a third period intermediate between the first period and second period, wherein the second source follower provides the output voltage based on the second offset voltage.
In a further aspect, the present invention discloses embodiments of an analog buffer, in which a first source follower regulates a first voltage according to an input voltage in a first period, and a switching circuit coupled to the first source follower regulates a second voltage essentially equal to the first voltage, according to the input voltage in a second period. A second source follower is coupled to the switching circuit, receiving the first voltage and the second voltage in the first period and the second period respectively, and outputting the input voltage to a load according thereto in the second period.
In another aspect, the present invention discloses embodiments of a signal driving circuit, in which a digital-to-analog converter (DAC) regulates an analog voltage according to a digital data and an analog buffer as mentioned above, buffering the analog voltage received from the DAC and outputting to a load.
In a further aspect, the present invention discloses embodiments of a display system, in which a signal driving circuit is mentioned above and a display element coupled to the signal driving circuit, wherein the display element is driven by the signal driving circuit.
DESCRIPTION OF THE DRAWINGS
The invention can be more fully understood by the subsequent detailed description and examples with reference made to the accompanying drawings, wherein:
FIG. 1 shows a conventional analog buffer with operational amplifier;
FIG. 2A shows a conventional analog buffer comprising an N-type source follower;
FIG. 2B shows a conventional analog buffer comprising a P-type source follower;
FIGS. 3A and 3B show conventional analog buffers composed by a source follower with threshold voltage compensation and Vgs compensation respectively;
FIG. 3C is a timing chart of the conventional analog buffers shown in FIGS. 3A and 3B.
FIG. 4A is a first embodiment of an analog buffer;
FIG. 4B is another aspect of the first embodiment of the analog buffer;
FIG. 4C is also another aspect of the first embodiment of the analog buffer;
FIG. 4D is still another aspect of the first embodiment of the analog buffer;
FIG. 5 is a timing chart of the analog buffers according to the embodiments;
FIG. 6A is a second embodiment of an analog buffer;
FIG. 6B is another aspect of the second embodiment of the analog buffer;
FIG. 6C is also another aspect of the second embodiment of the analog buffer;
FIG. 6D is still another aspect of the second embodiment of the analog buffer;
FIG. 7 shows the relationship between the input voltage and output voltage of the analog buffer according to simulation of the embodiment of FIG. 4B;
FIG. 8 shows the relationship between the input voltage and DC offset voltage of the analog buffer according to simulation of the embodiment of FIG. 4B;
FIG. 9 is a schematic diagram of a signal driving circuit according to various embodiments of the invention; and
FIG. 10 schematically shows an electronic device deploying a driving circuit shown in FIG. 9.
DETAILED DESCRIPTION
First Embodiment
FIG. 4A is a first embodiment of an analog buffer in accordance with one aspect of the present invention. The analog buffer 100A comprises a first source follower 10A, a switching circuit 20A, a second source follower 30A, and a discharge circuit 40A.
As shown in FIG. 4A, the first source follower 10A is a P-type source follower coupled between the power voltages Vdd and Vee. The first source follower 10A comprises two transistors M1 and M2, three switching devices S1A, S1B and S3A, a capacitor C1, and a current source I1. The switching circuit 20A is coupled between the first and second source followers 10A and 30A. The switching circuit 20A comprises three switching devices S3B, S3C and S4A and a capacitor C2. The second source follower 30A is an N-type source follower, coupled to the switching circuit 20A. The second source follower 30A comprises a transistor M3, a switching device S2, and a current source I2. The discharge circuit 40A is coupled between the second source follower 30A and a load comprising the resistor RL and the capacitor CL. In this embodiment, the current provided by the current source I2 can be N times that provided by the current source I1, increasing driving capability. A controller 50 controls the switching of the various switches. The controller 50 may be in part of, or the switch control signals CS may be provided by, the timing controller 510 found in the electronic device (see FIG. 10).
FIG. 5 is a timing chart of the analog buffer according to the first embodiment. In time interval t0–t1, all switches are turned off, except that the switching device S5 in the discharge circuit 40A is turned on such that the voltage Vout at the node N3 from a preceding cycle is discharged to the power voltage Vee. In the subsequent time intervals, the various switches are controlled by the controller 50 to function in the manner as described below.
In time interval t1–t2, the switching devices S1A and S1B are turned on such that a voltage is stored in the capacitor C1 to turn on the transistor M2.
In time interval t2–t3, the switching device S5 is turned off. The switching devices S1A and S1B are turned off and the transistor M2 is maintained on due to the voltage stored in the capacitor C1.
In time interval t3–t4, the switching devices S2, S3A, S3B and S3C are turned on such that the first and second source followers 10A and 30A are both enabled. Accordingly, the first source follower 10A regulates a voltage of Vin+|Vgsp| at the node N1. The node N2 is then charged to the voltage of Vin+|Vgsp|, a voltage of |Vgsn| is stored in the capacitor C2. In this embodiment, the Vgs of the transistors M1 and M3 are made equal by adjusting M1 and M3 size, namely |Vgsp|=|Vgsn|.
In time interval t4–t5, the switching devices S3A, S3B and S3C are turned off such that the first source follower 10A is disabled to conserve power.
In time interval t5–t6, the switching devices S4A and S4B are turned on and S5 turned off such that the second source follower 30A outputs a voltage Vout identical to the input voltage Vin to load according to the input voltage from the switching devices S4A and the voltage (|Vgsn|) stored capacitor C2. The output voltage Vout regulated by the transistor M3 is identical to the input voltage Vin because the |Vgsn| of the transistor M3 can be compensated by voltage stored in the capacitor C2.
At time t6, the switching devices S2, S4A and S4B are turned off such that the second source follower 30A is disabled to conserve power. The cycle above repeats from t0 to t6, in accordance with the timing chart shown in FIG. 5.
FIG. 4B is a variation of the first embodiment of an analog buffer. The analog buffer 100B shown in FIG. 4B is similar to the buffer 100A in the FIG. 4A, except that the current sources I1 and I2 are implemented by the transistors M4 and M5 controlled by Va, wherein the transistors M4 and M5 are biased by a bias voltage Va. Operations of the analog buffer 100B shown in FIG. 4B are similar to those shown in FIG. 4A, and thus, are omitted for simplification.
FIG. 4C is another variation of the first embodiment of an analog buffer. The analog buffer 100C shown in FIG. 4C is similar to the buffer 100B in the FIG. 4B, except for a bias voltage providing circuit comprising two switching devices S1C and S1D, a capacitor C3 and a current source I3. The switching devices S1C and S1D are also turned on in the time interval t1–t2, such that a bias voltage can be stored in the capacitor C3 to bias the transistors M4 and M5. Operations of the analog buffer 100C shown in FIG. 4C are similar to those shown in FIG. 4A, and thus, are omitted for simplification.
FIG. 4D is still another variation of the first embodiment of an analog buffer shown in FIG. 4C. The analog buffer 100D shown in FIG. 4D is similar to the buffer 100C in the FIG. 4C, except that the switching devices S1A, S1C, S3B, S3C, S4B and S4A are implemented by transmission gates, switching devices S1B, S1D, S2, S3A and S5 are implemented by transistors, and the current source I3 is implemented by a P-type transistor M6 with a gate coupled to the power voltage Vss. Operations of the analog buffer 100D shown in FIG. 4D are similar to those shown in FIG. 4A, and thus, are omitted for simplification.
Second Embodiment
FIG. 6A is a second embodiment of an analog buffer. The analog buffer 200A comprises a first source follower 10A′, a switching circuit 20A′, a second source follower 30A′, and a pre-charge circuit 40A′. As shown in FIG. 6A, unlike the first embodiment, the first source follower 10A′ is an N-type source follower coupled between the power voltages Vdd and Vee. The second source follower 30A′ is a P-type source follower, coupled to the switching circuit 20A′.
The first source follower 10A′ comprises two transistors M1 and M2, three switching devices S1A, S1B and S3A, a capacitor C1, and a current source I1. The switching circuit 20A′ is coupled between the first and second source followers 10A′ and 30A′. The switching circuit 20 comprises three switching devices S3B, S3C and S4A and a capacitor C2. The second source follower 30A′ is a P-type source follower, coupled to the switching circuit 20A′. The second source follower 30A′ comprises a transistor M3, a switching device S2, and a current source I2. The pre-charge circuit 40A′ is coupled between the second source follower 30 and a load comprising the resistor RL and the capacitor CL. In this embodiment, the current provided by the current source I2 can be N times that provided by the current source I1, for increased driving capability.
FIG. 5 is also the timing chart of the analog buffer according to the second embodiment. In time interval t0–t1, the switching device S5 in the charge circuit 40A′ is turned on such that the voltage Vout at the node N6 is charged to the power voltage Vdd.
In time interval t1–t2, the switching devices S1A and S1B are turned on such that a voltage is stored in the capacitor C1 to turn on the transistor M2.
In time interval t2–t3, the switching device S5 is turned off. The switching devices S1A and S1B are turned off and the transistor M2 is maintained on due to the voltage stored in the capacitor C1.
In time interval t3–t4, the switching devices S2, S3A, S3B and S3C are turned on such that the first and second source followers 10A′ and 30A′ are both enabled. Accordingly, the first source follower 10A′ regulates a voltage of Vin−|Vgsn| at the node N4. The node N5 is then charged to the voltage of Vin−|Vgsn| due to turning on of the switching device S3B, and a voltage of |Vgsp| is stored in the capacitor C2. In this embodiment, the Vgs of the transistors M1 and M3 are made equal by adjusting M1 and M3 size, namely |Vgsp|=|Vgsn|.
In time interval t4–t5, the switching devices S3A, S3B and S3C are turned off such that the first source follower 10A′ is disabled to conserve power.
In time interval t5–t6, the switching devices S4A and S4B are turned on such that the second source follower 30A′ outputs an output voltage Vout identical to the input voltage Vin to load according to the input voltage from the switching devices S4A and the voltage stored capacitor C2. The output voltage Vout regulated by the transistor M3 is identical to the input voltage Vin because the |Vgsp| of the transistor M3 can be compensated by voltage stored in the capacitor C2.
At time t6, the switching devices S2, S4A and S4B are turned off such that the second source follower 30A′ is disabled to conserve power.
FIG. 6B is a variation of the second embodiment of an analog buffer. The analog buffer 200B shown in FIG. 6B is similar to the buffer 200A in the FIG. 6A, except that the current sources I1 and I2 are implemented by the transistors M4 and M5, wherein the transistors M4 and M5 are biased by a bias voltage Va. Operations of the analog buffer 200B shown in FIG. 6B are similar to those shown in FIG. 6A, and thus, are omitted for simplification.
FIG. 6C is also another aspect of the second embodiment of an analog buffer. The analog buffer 200C shown in FIG. 6C is similar to the buffer 200B in the FIG. 6B, except for a bias voltage providing circuit comprising two switching devices S1C and S1D, a capacitor C3 and a current source I3. The switching devices S1C and S1D are also turned on in the time interval t1–t2, such that a bias voltage can be stored in the capacitor C3. Operations of the analog buffer 200C shown in FIG. 6C are similar to those shown in FIG. 6A, and thus, are omitted for simplification.
FIG. 6D is still another aspect of the first embodiment of an analog buffer. The analog buffer 200D shown in FIG. 6D is similar to the buffer 600C in the FIG. 6C, except that the switching devices S1A, S1C, S3B, S3C, S4B and S4A are implemented by transmitting gates, S1B, S1D, S2, S3A and S5 are implemented by transistors, and the current source I3 is implemented by an N-type transistor with a gate coupled to the power voltage Vdd. Operations of the analog buffer 200D shown in FIG. 6D are similar to those shown in FIG. 6A, and thus, are omitted for simplification.
FIG. 7 shows the relationship of the input voltage and output voltage of the analog buffer according to simulation of the embodiment of FIG. 4B. As shown, output voltages of the analog buffer are extremely close to input voltage thereof. FIG. 8 shows the relationship between the input voltage and DC offset voltage of the analog buffer according to simulation of the embodiment of FIG. 4B. As shown in FIG. 8, the DC offset voltage of the analog buffers of the embodiments is less than 10 mV. In addition, reasonable driving capability is provided.
Because the analog buffers of the embodiment of the invention require only a first source follower, a switching circuit, a second source follower and a discharge circuit, they have simpler circuit structure and small layout area than those with operational amplifiers. Further, in the embodiments, the first and second source followers are not turned on all the time, and thus, the analog buffers also converse power.
FIG. 9 is a schematic diagram of a signal driving circuit 300 according to various embodiments of the invention. As shown in FIG. 9, signal driving circuit 300 can comprise shift registers 310, a sampling circuit 320, a latching circuit 330, a digital-to-analog converter (DAC) 340, and an output circuit 350 comprising analog buffers as shown in FIGS. 4A–4D or 6A–6D. The shift registers 310 have a plurality of stages equal in number to columns of pixels in a display panel (not shown). The sampling circuit 320 samples data on a data bus (not shown) synchronous with sampling pulses output successively from the shift registers 310. The latch circuit 330 holds and latches the sampled data during a horizontal period, and the DAC 340 converts the latched data to analog signals. The output circuit 350 drives the columns of pixels in a display panel according to the analog signals from the digital-to-analog converter (DAC) circuit 340 and control signals from external controller.
FIG. 10 schematically shows an electronic device 600 deploying a driving circuit 300 described above. The display panel 400 can be a liquid crystal display device. The electronic device 500 may be a portable device such as a PDA, notebook computer, tablet computer, cellular phone, or a display monitor device, etc. Generally, the electronic device 600 includes a housing 500, a timing controller 510, the display panel 400 and a driving circuit 300, etc. Further, the timing controller 510 is operatively coupled to the signal driving circuit and provides control signals to the driving circuit 300. The driving circuit 300 is operatively coupled to the display panel 400 and provides analog voltage to drive the display panel 400, and the display panel 400 displays images.
While the invention has been described by way of example and in terms of preferred embodiment, it is to be understood that the invention is not limited thereto. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.

Claims (21)

1. An analog buffer, comprising:
a first source follower, regulating a first voltage according to an input voltage during a first period;
a switching circuit coupled to the first source follower, regulating a second voltage essentially equal to the first voltage during a second period;
a second source follower coupled to the switching circuit, receiving the first voltage and the second voltage during the first period and the second period respectively, and outputting a voltage corresponding to the input voltage to a load according thereto during the second period; and
a pre-charge/discharge circuit coupled between the second source follower and the load for pre-charge/discharge in a third period.
2. The analog buffer as claimed in claim 1, wherein the first source follower comprises a first switching device of a first conductive type with a first gate to source voltage, and the second source follower comprises a second switching device of a second conductive type with a second gate to source voltage essentially equal to the first gate to source voltage.
3. The analog buffer as claimed in claim 1, wherein the first source follower is an N-type source follower and the second source follower is a P-type source follower.
4. The analog buffer as claimed in claim 1, wherein the first source follower is a P-type source follower and the second source follower is an N-type source follower.
5. The analog buffer as claimed in claim 1, wherein the first source follower is turned off and the second source follower turned on during the second period, and the first source follower and the second source follower are turned off in the third period.
6. The analog buffer as claimed in claim 1, wherein the first source follower and the second source follower are turned on to store the second voltage in the switching circuit, during the first period.
7. The analog buffer as claimed in claim 6, wherein the the second voltage essentially equal to the second gate source voltage.
8. The analog buffer as claimed in claim 1, wherein the first source follower comprises:
a first switching device of a first conductive type, with a first gate to source voltage, comprising a control terminal coupled to the input voltage and a first terminal and a second terminal; and
a second switching device of the first conductive type coupled between the first terminal of the first switching device and a first power voltage.
9. The analog buffer as claimed in claim 8, wherein the second source follower comprises:
a third switching device of a second conductive type, with a second gate to source voltage, and comprising a control terminal receiving the first voltage and the second voltage, a first terminal coupled to the load and a second terminal, wherein the second gate to source voltage essentially equals the first gate to source voltage; and
a fourth switching device coupled between the second terminal of the third switching device and a second power voltage.
10. The analog buffer as claimed in claim 9, wherein the switching circuit comprises:
a fifth switching device coupled between the second terminal of the first switching device and the control terminal of the third switching device;
a first capacitor comprising a first terminal coupled to the control terminal of the third switching device and a second terminal;
a sixth switching device coupled between the input voltage and the second terminal of the first capacitor; and
a seventh switching device coupled between the second terminal of the first capacitor and the load.
11. The analog buffer as claimed in claim 8, wherein the first source follower further comprises a first current source coupled to a second terminal of the first switching device.
12. The analog buffer as claimed in claim 8, wherein the second source follower further comprises a second current source coupled to a first terminal of the third switching device.
13. The analog buffer as claimed in claim 10, wherein the first to seventh switching devices are thin film transistors.
14. The analog buffer as claimed in claim 10, wherein the fifth, sixth and seventh switching device are transmission gates.
15. A signal driving circuit, comprising:
a digital-to-analog converter (DAC), generating an analog voltage according a digital data; and
an analog buffer as claimed in claim 1, buffering the analog voltage from receiving the DAC and outputting to a load.
16. An electronic device, comprising:
a signal driving circuit as claimed in claim 15; and
a display element coupled to the signal driving circuit, wherein the display element is driven by the signal driving circuit.
17. The electronic device as claimed in claim 16, wherein the display element is at least one of a liquid crystal display element, a plasma display element, an organic light emitting display element, and a cathode ray tube element.
18. The electronic device as claimed in claim 17, wherein the electronic device is at least one of a PDA, a display monitor, a notebook computer, a tablet computer, or a cellular phone.
19. An analog buffer, comprising:
a first source follower, the first source follower receiving an input voltage to generate a first voltage having an absolute value exceeding that of the input voltage during a first period;
a second source follower comprising an MOS transistor having a gate and a source; and
a switching circuit coupled between the first source follower and the second source follower, the switching circuit charged by the first voltage during the first period to store a voltage difference between the gate and the source of the MOS transistor in the second source follower, wherein the voltage difference corresponds to the absolute value,
wherein during a second period, the second source follower receives a second voltage combining the stored voltage difference and the input voltage, and compensates the second voltage to remove the voltage difference, to generate an output voltage substantial identical to the input voltage during the second period.
20. An analog buffer, comprising:
a first source follower having a first offset voltage, the first source follower receiving an input voltage to generate a first voltage corresponding to the input voltage with the first offset voltage;
a second source follower having a second offset voltage corresponding to the first offset voltage; and
a switching circuit coupled between the first source follower and the second follower, the switch circuit storing a voltage corresponding to the second offset voltage during the first period,
wherein the second source follower receives during a second period a combined voltage corresponding to the input voltage and the stored voltage, and wherein the combined voltage is compensated by the second offset voltage of the second source follower, to generate an output voltage substantially identical to the input voltage.
21. A method of regulating voltage in an analog buffer, comprising:
providing a first source follower and a second source follower;
generating a first voltage with the first source follower, corresponding to an input voltage with a first offset voltage of the first source follower;
storing a voltage corresponding to a second offset voltage of the second source follower;
providing to the second source follower a combined voltage corresponding to the input voltage and the stored voltage;
compensating the combined voltage by the second offset voltage of the second source follower, thereby generating an output voltage substantially identical to the input voltage.
US11/061,836 2005-02-18 2005-02-18 Analog buffers composed of thin film transistors Expired - Fee Related US7221194B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US11/061,836 US7221194B2 (en) 2005-02-18 2005-02-18 Analog buffers composed of thin film transistors
TW094118887A TWI304565B (en) 2005-02-18 2005-06-08 Analog buffers composed of thin film transistors
CNB2005100770799A CN100391104C (en) 2005-02-18 2005-06-15 Analog buffers and related signal driving circuit,electronic device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/061,836 US7221194B2 (en) 2005-02-18 2005-02-18 Analog buffers composed of thin film transistors

Publications (2)

Publication Number Publication Date
US20060186932A1 US20060186932A1 (en) 2006-08-24
US7221194B2 true US7221194B2 (en) 2007-05-22

Family

ID=36912026

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/061,836 Expired - Fee Related US7221194B2 (en) 2005-02-18 2005-02-18 Analog buffers composed of thin film transistors

Country Status (3)

Country Link
US (1) US7221194B2 (en)
CN (1) CN100391104C (en)
TW (1) TWI304565B (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070159442A1 (en) * 2006-01-12 2007-07-12 Huang-Chung Cheng Analog output buffer circuit for flat panel display
US20080084342A1 (en) * 2006-10-06 2008-04-10 National Yunlin University Of Science And Technology Method for enhancing the driving capability of a digital to analog converter
US7378883B1 (en) * 2007-01-03 2008-05-27 Tpo Displays Corp. Source follower and electronic system utilizing the same
US20090315594A1 (en) * 2008-06-23 2009-12-24 Texas Instruments Incorporated Source/Emitter Follower Buffer Driving a Switching Load and Having Improved Linearity
US8847634B1 (en) * 2013-05-04 2014-09-30 Texas Instruments Incorporated High-speed unity-gain input buffer having improved linearity and stability with a low supply voltage
US20150116006A1 (en) * 2013-10-25 2015-04-30 Infineon Technologies Austria Ag Driving an mos transistor with constant precharging

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI371023B (en) * 2006-10-10 2012-08-21 Chimei Innolux Corp Analogue buffer, compensating operation method thereof, and display therewith
KR100873079B1 (en) * 2007-04-12 2008-12-09 삼성모바일디스플레이주식회사 Analog output buffer curicuit and organic elcetroluminescence display thereof
US8476971B2 (en) * 2010-05-14 2013-07-02 Taiwan Semiconductor Manufacturing Co., Ltd. Buffer operational amplifier with self-offset compensator and embedded segmented DAC for improved linearity LCD driver
CN103971636A (en) 2014-04-22 2014-08-06 上海和辉光电有限公司 Active matrix organic light-emitting diode driving circuit
CN106157905B (en) * 2015-04-28 2018-09-28 王建国 buffer, data drive circuit and display device
CN104835474B (en) * 2015-06-02 2017-04-05 京东方科技集团股份有限公司 Voltage output device, gate driver circuit and display device
US10476447B2 (en) * 2016-12-08 2019-11-12 Mediatek Inc. Source follower
TWI670706B (en) * 2018-05-24 2019-09-01 奕力科技股份有限公司 Driving voltage generator

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6556162B2 (en) 2000-05-09 2003-04-29 Sharp Kabushiki Kaisha Digital-to-analog converter and active matrix liquid crystal display
US6876235B2 (en) * 2003-03-11 2005-04-05 Toppoly Optoelectronics Corp. Source follower capable of compensating the threshold voltage
US6919743B2 (en) * 2002-02-20 2005-07-19 Mitsubishi Denki Kabushiki Kaisha Drive circuit with low current consumption
US7075342B2 (en) * 2003-09-22 2006-07-11 Nec Electronics Corporation Driver circuit

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4531343B2 (en) * 2003-03-26 2010-08-25 株式会社半導体エネルギー研究所 Driving circuit
JP3971343B2 (en) * 2003-05-28 2007-09-05 統寶光電股▲ふん▼有限公司 Source follower capable of critical voltage compensation
US7274350B2 (en) * 2004-01-22 2007-09-25 Au Optronics Corp. Analog buffer for LTPS amLCD

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6556162B2 (en) 2000-05-09 2003-04-29 Sharp Kabushiki Kaisha Digital-to-analog converter and active matrix liquid crystal display
US6919743B2 (en) * 2002-02-20 2005-07-19 Mitsubishi Denki Kabushiki Kaisha Drive circuit with low current consumption
US6876235B2 (en) * 2003-03-11 2005-04-05 Toppoly Optoelectronics Corp. Source follower capable of compensating the threshold voltage
US7075342B2 (en) * 2003-09-22 2006-07-11 Nec Electronics Corporation Driver circuit

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Y. Kida, et al., "LN-4: A 3.8 inch Half-VGA Transflective Color TFT-LCD with Completely Integrated 6-bit RGB Parallel Interface Drivers", EURODISPLAY 2002, pp. 831-834.

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070159442A1 (en) * 2006-01-12 2007-07-12 Huang-Chung Cheng Analog output buffer circuit for flat panel display
US7411430B2 (en) * 2006-01-12 2008-08-12 Chunghwa Picture Tubes, Ltd. Analog output buffer circuit for flat panel display
US20080084342A1 (en) * 2006-10-06 2008-04-10 National Yunlin University Of Science And Technology Method for enhancing the driving capability of a digital to analog converter
US7378883B1 (en) * 2007-01-03 2008-05-27 Tpo Displays Corp. Source follower and electronic system utilizing the same
US20090315594A1 (en) * 2008-06-23 2009-12-24 Texas Instruments Incorporated Source/Emitter Follower Buffer Driving a Switching Load and Having Improved Linearity
US7804328B2 (en) * 2008-06-23 2010-09-28 Texas Instruments Incorporated Source/emitter follower buffer driving a switching load and having improved linearity
US8847634B1 (en) * 2013-05-04 2014-09-30 Texas Instruments Incorporated High-speed unity-gain input buffer having improved linearity and stability with a low supply voltage
US20150116006A1 (en) * 2013-10-25 2015-04-30 Infineon Technologies Austria Ag Driving an mos transistor with constant precharging
US9172363B2 (en) * 2013-10-25 2015-10-27 Infineon Technologies Austria Ag Driving an MOS transistor with constant precharging

Also Published As

Publication number Publication date
CN100391104C (en) 2008-05-28
TWI304565B (en) 2008-12-21
US20060186932A1 (en) 2006-08-24
TW200630944A (en) 2006-09-01
CN1822500A (en) 2006-08-23

Similar Documents

Publication Publication Date Title
US7221194B2 (en) Analog buffers composed of thin film transistors
US8928362B2 (en) Semiconductor device and electronic apparatus using the same
US7158065B2 (en) Signal driving circuits
US7456625B2 (en) Electric circuit
US7623109B2 (en) Display device
US8922460B2 (en) Level shift circuit, data driver, and display device
US11837132B2 (en) Output buffer, data driver, and display device having the same
JP5439619B2 (en) Semiconductor device and electronic equipment
TWI352503B (en) Buffer amplifier
JP2003283272A (en) Source-follower circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: TOPPOLY OPTOELECTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, CHING-WEI;JAN, CHUEH-KUEI;HSIEH, MENG-HSUN;REEL/FRAME:016313/0416

Effective date: 20050215

AS Assignment

Owner name: TPO DISPLAYS CORP., TAIWAN

Free format text: CHANGE OF NAME;ASSIGNOR:TOPPOLY OPTOELECTRONICS CORPORATION;REEL/FRAME:019162/0617

Effective date: 20060518

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: INNOLUX CORPORATION, TAIWAN

Free format text: CHANGE OF NAME;ASSIGNOR:CHIMEI INNOLUX CORPORATION;REEL/FRAME:032604/0487

Effective date: 20121219

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20190522