US6074897A - Integrated circuit bonding method and apparatus - Google Patents

Integrated circuit bonding method and apparatus Download PDF

Info

Publication number
US6074897A
US6074897A US09/238,706 US23870699A US6074897A US 6074897 A US6074897 A US 6074897A US 23870699 A US23870699 A US 23870699A US 6074897 A US6074897 A US 6074897A
Authority
US
United States
Prior art keywords
low
chip
substrate
aperture
epoxy
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/238,706
Inventor
Yinon Degani
Lawrence Arnold Greenberg
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Bell Semiconductor LLC
Original Assignee
Lucent Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US09/238,706 priority Critical patent/US6074897A/en
Application filed by Lucent Technologies Inc filed Critical Lucent Technologies Inc
Application granted granted Critical
Publication of US6074897A publication Critical patent/US6074897A/en
Assigned to SILICON VALLEY BANK reassignment SILICON VALLEY BANK SECURITY AGREEMENT Assignors: SYCHIP, INC.
Assigned to SYCHIP, INC. reassignment SYCHIP, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: SILICON VALLEY BANK
Assigned to AGERE SYSTEMS INC. reassignment AGERE SYSTEMS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LUCENT TECHNOLGIES INC.
Assigned to DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT reassignment DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: AGERE SYSTEMS LLC, LSI CORPORATION
Assigned to AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD. reassignment AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AGERE SYSTEMS LLC
Assigned to LSI CORPORATION, AGERE SYSTEMS LLC reassignment LSI CORPORATION TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS (RELEASES RF 032856-0031) Assignors: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT
Assigned to BANK OF AMERICA, N.A., AS COLLATERAL AGENT reassignment BANK OF AMERICA, N.A., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.
Anticipated expiration legal-status Critical
Assigned to AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD. reassignment AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD. TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS Assignors: BANK OF AMERICA, N.A., AS COLLATERAL AGENT
Assigned to BELL SEMICONDUCTOR, LLC reassignment BELL SEMICONDUCTOR, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., BROADCOM CORPORATION
Assigned to CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERAL AGENT reassignment CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BELL NORTHERN RESEARCH, LLC, BELL SEMICONDUCTOR, LLC, HILCO PATENT ACQUISITION 56, LLC
Assigned to HILCO PATENT ACQUISITION 56, LLC, BELL NORTHERN RESEARCH, LLC, BELL SEMICONDUCTOR, LLC reassignment HILCO PATENT ACQUISITION 56, LLC RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: CORTLAND CAPITAL MARKET SERVICES LLC
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • H01L2224/83855Hardening the adhesive by curing, i.e. thermosetting
    • H01L2224/83856Pre-cured adhesive, i.e. B-stage adhesive
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01051Antimony [Sb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01061Promethium [Pm]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1032III-V
    • H01L2924/10329Gallium arsenide [GaAs]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15151Shape the die mounting substrate comprising an aperture, e.g. for underfilling, outgassing, window type wire connections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • H01L2924/1816Exposing the passive side of the semiconductor or solid-state body
    • H01L2924/18161Exposing the passive side of the semiconductor or solid-state body of a flip chip
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/906Cleaning of wafer as interim step

Abstract

A technique for enabling sufficient flow of flux cleaning fluids and an underfill material in the relatively low-profile gap between a flip-chip bonded IC chip and a substrate, such as a printed circuit board, is to provide at least one aperture in the substrate under the IC chip. The use of such an aperture enables, for example, flux cleaning fluid to flow through the aperture into the low-profile gap between the IC chip and the substrate surface, such as by the application of pressure or by gravity, which then exits through openings between formed interconnect bonds at a sufficient flow rate to adequately remove flux residues. An epoxy underfill to the IC chip can be formed in a similar manner. For example, a relatively thick bead of epoxy, such as on the order of the thickness of the IC chip, is deposited or stencil printed on the substrate surface around the edges of the IC chip and capillary action is then relied upon to draw the epoxy into the low-profile gap. Undesirable air pockets which otherwise would develop form the displaced air as the epoxy flows into the low-profile gap can advantageously escape through the aperture of the invention.

Description

This is a divisional of application Ser. No. 08/641,585, filed on May 1, 1996.
FIELD OF THE INVENTION
The invention relates to bonding of integrated circuits to substrates.
BACKGROUND OF THE INVENTION
New bonding techniques have provided high-density interconnections within and between integrated circuits and in other applications within electronic equipment. These techniques include the assembling of multichip modules which may contain several unpackaged integrated circuit (IC) chips mounted on a single substrate. One technique for assembling unpackaged IC chips in a multichip module or other circuit assemblies is flip-chip bonding.
Flip-chip bonding is achieved by providing an IC chip with a perimeter or area array of solder wettable contact pads which are the signal input/output terminals, and a matting array of solder wettable contact pads on a substrate. Prior to assembly on the substrate, either the chip, the substrate or both typically under a processing step wherein a solder bump is deposited at each contact pad of the IC chip and/or substrate. The IC chip is then oriented in an aligned manner on the substrate such that the solder bumps align with the corresponding wettable pads, or such that solder bumps on the IC chip and the substrate align with each other. Interconnect bonds are then made simultaneously by heating the solder bumps to a reflow temperature at which the solder flows and an electrically conductive joint is formed. Such a process is described in R. R. Tummula and E. J. Rymaszewski, Microelectronics Packaging Handbook, pp. 366-391 (Van Nostrand Reinhold, New York, N.Y., 1989), which is incorporated by reference herein.
Typically, the IC chip in the resulting structure is not flush against the substrate, but raised above the substrate based on the height of the formed interconnect bonds, which is typically on the order of 50 μm to 100 μm. Accordingly, a corresponding lowprofile gap exists between the IC chip and the substrate. After the reflow process, flux residues can remain in this formed low-profile gap as well as between the formed interconnect bonds. If not removed, the flux residues have the potential to degrade electrical performance and hinder formation of an epoxy underfill as is described below. However, the corresponding low-profile openings formed between the edges of the IC chip and the substrate hinder the flow of flux cleaning fluid into this low-profile gap. As a result, removal of flux residues is presently difficult to achieve.
Moreover, bonding of an IC chip to a substrate having different coefficients of thermal expansion can be problematic because differences in thermal expansion of the chip and substrate at elevated temperatures can produce shear forces on the interconnect bonds causing them to break. Typically, a low-elasticity epoxy underfill is added in the low-profile gap between the IC chip and the substrate to reduce such shear forces. However, because of the corresponding low-profile edge openings to the gap, it has been likewise difficult to flow epoxy into the low-profile gap to form the underfill.
Conventional methods for forming the epoxy underfill are tedious and time consuming and are a bottleneck during large scale production of many component assemblies. Moreover, such methods often produce air pockets in the epoxy located in the low-profile gap that are formed from the air displaced as the epoxy is flowed into the gap. These air pockets tend to expand when the assembly is subjected to elevated temperatures producing a separation force between the IC chip and substrate which can break the interconnections.
One known method for forming the underfill which reduces the likelihood for air pockets is to successively deposit beads of epoxy using a syringe around the edge of one or two non-parallel sides of the IC chip and allow capillary action to draw the epoxy under the chip. The structure is usually heated during this stage to 70° to 100° C. to reduce the viscosity of the underfill material and facilitate the capillary flow. After this gap is completely filled, a finishing border of epoxy having a height equal to that of the IC chip, typically on the order of 0.38 mm to 0.76 mm, is deposited around the chip's perimeter. The assembly is often heated to a temperature between 70° C. and 90° C. to lower the epoxy's viscosity and reduce the underfill formation time. However, even with such heating, each epoxy bead application typically requires approximately two minutes for IC chips having dimensions on the order of 1.5 cm by 1.5 cm. Moreover, such IC chips often require as much as six of the epoxy bead applications or approximately twelve minutes to completely fill the gap between the chip and the substrate. Such formation times are unsuitable for the large scale commercial production of component assemblies.
Thus, a need exists for an enhanced bonding technique that enables relatively fast and efficient methods for removing flux residues as well as for forming underfills.
Summary of the Invention
A novel and unobvious technique for enabling sufficient quantities of flux cleaning fluids and underfill material to flow into the open, relatively low-profile gap between a bonded IC chip and a substrate, such as a printed circuit board, is to provide at least one aperture in the substrate under the IC chip. The use of such an aperture enables, for example, flux cleaning fluid to flow through the aperture into the gap between the IC chip and the substrate, such as under pressure or by gravity, and exit through openings between the formed interconnect bonds at a sufficient flow rate to adequately remove flux residues. In an alternative arrangement, the cleaning fluid flows into the low-profile gap at a sufficient rate through the openings between the formed interconnect bonds and exits through the aperture. Such cleaning methods are relatively quick, inexpensive and provide sufficient exposure of surfaces in the gap to cleaning fluid for adequate cleaning of the flux residues. The cleaning method of the invention is useful for low-profile gaps having a height up to 150 μm. Further, this cleaning method is very desirable for gap heights of 100 μm or less and even more desirable for gap heights of 50 μm or less.
The aperture also provides an escape for air pockets as a material, such as epoxy, is introduced into the gap between the IC chip and the substrate surface to create an underfill. In one embodiment, a relatively thick bead of epoxy, such as on the order of the thickness of the IC chip, is deposited on the substrate surface around the edges of the IC chip and capillary action is then relied upon to draw the epoxy into the low-profile gap. It is possible to deposit the epoxy at room temperature and then to heat the structure to facilitate the flow of the underfill material. It is further possible to advantageously perform this heating on a plurality of such structures simultaneously during an underfill curing process. In another embodiment that is suitable for the commercial production of a large number of component assemblies, the epoxy is stencil printed over and surrounding the IC chips and capillary action is again relied upon to draw the epoxy into the low-profile gap. As in the previously described embodiment, air displaced by the epoxy entering the low-profile gap escapes through the aperture.
Moreover, these methods can advantageously create the underfill and corresponding surrounding epoxy border in a single step. It is possible to employ a relative pressure difference in the environment above and below the substrate to either push or draw the epoxy into the low-profile gap in accordance with the invention. It is also possible for the epoxy to be pumped into the gap through the aperture.
The invention is particularly suitable for bonding applications wherein the formed low-profile gap has a height which hinders the flow of material into the gap. Exemplary gap heights of 300 μm or less typically have such effects on underfill material flow rates.
Accordingly, the aperture provided in the substrate beneath the IC chip in accordance with the bonding technique of the invention provides numerous advantages in overcoming the difficult problems associated with cleaning flux residues and/or forming an epoxy underfill encountered by conventional bonding techniques. The invention has an additional use of enabling coupling of a heat sink to the IC chip through the aperture for producing a low profile assembly.
Additional features and advantages of the present invention will become more readily apparent from the following detailed description and accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 illustrates a perspective view of an exemplary integrated circuit chip and Substrate arrangement in accordance with the invention prior to bonding;
FIG. 2 illustrates a cross-sectional view of an exemplary component assembly comprising the integrated circuit chip and substrate of FIG. 1 bonded to one another;
FIG. 3A and 3B illustrate representations of the assembly of FIG. 2 in respective exemplary arrangements for removal of flux residues from between the integrated circuit chip and the substrate in accordance with the invention; and
FIG. 4A and 4B, and 5A and 5B illustrate representations of the assembly of FIG. 2 in respective exemplary arrangements for forming an underfill between the integrated circuit chip and the substrate in accordance with the invention.
DETAILED DESCRIPTION
The invention is based on the realization that, in integrated circuit (IC) chip bonding, the difficulties in enabling cleaning fluid and underfill material to flow into the formed low-profile gap between an unpackaged IC chip and a substrate, such as a conventional printed circuit board, can be overcome by providing at least one aperture in the substrate beneath the gap. As defmed herein, "low-profile gap" refers to a formed gap between an IC chip and a substrate having a height that without the aperture of the invention would tend to hinder the flow of material through the gap. The aperture of the invention facilitates the use of low-cost, relatively rapid and efficient techniques for flowing the cleaning fluid and underfill material into the low-profile gap. In particular, the aperture provides an entry or exit for the cleaning fluid as well as a means for air pockets to escape during formation of an underfill.
The cleaning method of the invention is useful for low-profile gaps having a height up to 150 μm. Further, this cleaning method is very desirable for gap heights of 100 μm or less and even more desirable for gap heights of 50 μm or less. Moreover, the invention enables the advantageous flowing of underfill materials, such as epoxy, into low-profile gaps having heights of, for example, 300 μm or less, which would typically hinder the flow of such materials when an aperture is not used. However, the invention is also useful for low-profile gaps of greater heights to achieve like advantages.
The invention is described and depicted in the figures with respect to exemplary residue cleaning and epoxy underfill formation techniques. However, such embodiments are for illustration purposes only and are not meant to be a limitation of the invention. The substrate aperture of this invention also enables advantageous techniques for flowing various other cleaning fluids as well as forming other underfill materials or introducing any lower viscosity material in the low-profile gap at low-cost.
FIG. 1 depicts an exemplary arrangement in accordance with the invention of an unpackaged IC chip 1 that is to be connected to a portion of an exemplary substrate 10 by a bonding technique, such as a flip-chip bonding technique. The particular material employed for the substrate 10 is not critical to practicing the invention and can include, for example, conventional fiberglass or reinforced epoxy resin circuit boards. In a similar manner, the particular type of IC chip I used with the invention is likewise not critical to and can include integrated circuits, such as those based on silicon or GaAs. Such chips can have dimensions, for example, in the range of approximately 0.4 cm×0.4 cm to 1.5 cm×1.5 cm, as well as a thickness in the range of 0.30 mm to 0.80 mm.
Solder wettable contact pads 20 are disposed on a major surface 15 of the substrate 10 and match a mating perimeter array of solder wettable contact pads 100, shown in FIG. 2, formed on the IC chip 1. The contact pads 20 enable signal communication between the IC chip I and other electrical components connected to the substrate 10. In accordance with the invention, an aperture 30 is provided in the substrate 10 within a footprint area 40 where the IC chip 1 is to be mounted as shown in FIG. 1. A single aperture 30 has been shown for ease of illustration, however, multiple apertures can be used in the footprint area 40 in accordance with the invention.
The shape of the aperture 30 is not particularly critical for the invention and, in addition to the depicted circular shape, it can be, for example, triangular, rectangular, oval as well as other multiple-sided shapes. Limitations on the size of the aperture 30 is described below with regard to FIGS. 3A and 4A. Although a perimeter array of contact pads 20 and 100 are illustrated in FIGS. 1 and 2, it should be readily understood that an area array of contact pads can also be used on the IC chip 1 and substrate 10 in accordance with the invention. The aperture 30 should be sufficiently spaced from the contact pads 20 so as not to interfere with the formation of interconnect bonds between the IC chip 1 and the substrate 10.
In FIG. 2, interconnect bonds 110 between the contact pads 100 of the IC chip 1 and the mating contact pads 20 on the substrate 10 are formed to produce a component assembly 130. The interconnect bonds 110 on the far side of the IC chip 1 of the component assembly 130 in FIG. 2, looking into the drawing, have not been shown for ease of illustration. Also, in FIG. 2, the contact pads 20 and 100 are shown extending above the respective surfaces of the substrate 10 and IC chip 1 for clarity and it should be readily understood that such contact pads can also be flush or recessed with respect to such surfaces.
The particular bonding method employed to form the interconnect bonds 110 is not critical to practicing the invention and can include a conventional stencil printing of solder paste and reflow procedure. More specifically, solder joints can be formed in such a procedure by stencil printing solder paste on each contact pad 100 of the substrate 10. The IC chip 1 is then oriented in an aligned manner on the substrate 10 such that the printed solder paste aligns with the corresponding wettable pads 20. The solder joints or interconnection bonds 110 are then made by heating the solder bumps to a reflow temperature at which the solder flows and an electrically conductive joint is formed. Reflow processes, in general, are described in further detail in the previously cited Microelectronics Packaging Handbook. Additional flip-chip bonding techniques which can be used according to the invention include those described in U.S. Pat. Nos. 5,211,764 and 5,385,290, which are assigned to the assignee of the present invention and incorporated by reference herein.
It is possible for the formed interconnections 110 to have a height in the approximate range of 25 μm to 300 μm. Likewise, a corresponding low-profile gap 140 is formed in the space between the IC chip and the substrate surface 15 having a corresponding height in the approximate range of 25 μm to 300 μm. The aperture 30 facilitates the use of low-cost and efficient techniques for providing flux cleaning fluid to this low-profile gap 140 as is depicted in FIGS. 3A and 3B. Also, the aperture 30 facilitates the use of low-cost, relatively rapid and efficient techniques for providing an underfill epoxy within the low-profile gap as is shown in FIGS. 4A and 4B, and 5A and 5B. The aperture 30 is particularly suitable for applications in which the gap 140 has a height of approximately 100 μm or less.
The component assembly 130 of FIG. 2 is shown in a flux residue cleaning arrangement 200 in FIG. 3A. In FIG. 3A, temporary containment walls 210 are provided on the substrate surface 15 surrounding the IC chip 1. The containment walls 210 and surface 15 form a cavity 220 over the IC chip 1. A sufficiently tight seal should be provided between the containment walls 210 and the surface 15 to enable a cleaning fluid 230 deposited in a cavity 220 to substantially drain or flow through the separations between the interconnect bonds 110 into the low-profile gap 140 and exit through the aperture 30 as indicated by flow lines 240. In this manner, flux residues and other undesirable material remaining in those gaps after reflow can be removed.
The particular flux cleaning fluid used is not critical to practicing the invention and should be dependent upon the flux employed during the soldering process. For instance, if water-cleanable flux is used, such as AMTECH WS 485, then the corresponding cleaning fluids can be water or water-based. It is also possible to employ turpentine-based or related cleaning fluids if rosin-based flux, such as AMTECH NC 557, is used in the formation of the interconnect bonds 110.
The size of the aperture 30 should be large enough to enable an adequate flow rate for the cleaning fluid 230 through the separations between the interconnections 110 and gap 140 to remove the flux residues. Exemplary aperture sizes can be in the approximate range of 1% to 20% of the IC chip foot print area 40, shown in FIG. 1, if gravity is relied upon to provide such a flow rate. However, it is alternatively possible to employ a smaller aperture 30 if the fluid 230 is forced through such gaps by creating an elevated pressure environment above the fluid, such as, for example, by the use of a conventional plunger, or by producing a low pressure environment beneath the aperture 30. Although the containment walls 210 are depicted surrounding a single integrated circuit chip, i.e., the IC chip 1, it should be readily understood that a substrate area containing multiple integrated circuit chips having apertures disposed beneath them can be cleaned simultaneously according to the invention by providing such walls around the multiple chips as a group.
An alternative cleaning arrangement 250 to that of FIG. 3A is shown in FIG. 3B, wherein a cavity is formed by containment walls 260 and a substrate major surface 255 opposite to the surface 15. In this configuration, fluid can be forced by gravity or under pressure through the aperture 30, into the gap 140 and out through the separation between the interconnect bonds 110 as shown by flow lines 270. An advantage of this arrangement 250 is that it substantially reduces the likelihood that flux residues or other undesirable material within a perimeter area of the IC chip 1 would become wedged in the low profile gap 140 during the cleaning process.
After removal of the flux residues and undesirable materials, it is often advantageous to form a low-elasticity material underfill 300, such as an epoxy, in the low-profile gap 140 as shown in FIG. 4A. It is desirable for the underfill 300 to include a border 310 in an area surrounding the interconnects 110. The border 310 should extend from the substrate surface 15 to a level above the interconnect bonds 110 to further reduce shear forces that otherwise could cause at least one of the interconnect bonds 110 to break. Greater reductions in shear forces could be provided by employing larger borders 310 extending to higher locations on IC chip sides 320. However, it is alternatively possible to produce an underfill 300 without a surrounding border in accordance with the invention albeit providing lesser protection to the interconnect bonds 110 against shear forces.
An exemplary arrangement for forming the epoxy underfill 300 for the component arrangement of FIG. 4A is shown in FIG. 4B. In FIG. 4B, a bead 400 of epoxy is formed on the substrate surface 15 around a perimeter of the IC chip 1. An exemplary method for forming the bead 400 is by dispensing or by stencil printing. Then, capillary action is relied upon to draw the epoxy 300 into the low-profile gap 140 to produce the completed component assembly shown in FIG. 4A. After the low-profile gap 140 is filled with epoxy, the epoxy is cured by, for example, exposure to elevated temperatures or ultra-violet light, to produce a cross-linked low-elasticity underfill.
Undesirable air pockets that tend to form the in the low-profile gap in conventional systems because air displaced by the epoxy as it is drawn into the gap has no means of escape, can now escape through the aperture 30 of the invention. Accordingly, the aperture 30 should be of a sufficient size to enable such air pockets to escape. In this manner, the invention substantially reduces the likelihood of the air pockets forming in the underfill 300, shown in FIG. 4A. It is possible for the resulting epoxy underfill to extend into the aperture 30 without any corresponding deleterious effects to the assembly.
The particular low-elasticity material employed should be selected so as to reduce shear forces that would be experienced by the interconnect bonds as a result of, for example, different thermal expansion rates of the substrate 10 and the IC chip 1, and is otherwise not critical to practicing the invention. A suitable exemplary low-elasticity epoxy is a Hysol-type epoxy manufactured by the Dextor Corporation, Olean, N.Y.
The quantity of material used for the bead 400 should enable the formation of the underfill 300 in the low-profile gap 140 as well as the desired border 310. For instance, an epoxy bead 400 having a thickness on the order of the thickness of the IC chip 1, such as, for example, in the range of 0.30 mm to 0.80 mm, can be used for forming the underfill 300 with the border 310 for an IC chip 1 having dimensions in the approximate range of 0.4 cm×0.4 cm to 1.5 cm×1.5 cm and a low-profile gap having a height in the approximate range of 50 μm to 150 μm. The formed border in such a component assembly would substantially extend to locations on the IC chip 1 sides 320 proximate the top surface 325.
It is possible for the capillary action that draws the epoxy 400 into the low profile gap 140 to occur substantially at room temperature. However, a reduction in time for forming the underfill 300 can be achieved by subjecting the assembly to elevated temperatures to lower the epoxy's viscosity and increase its possible to reduce the overall component assembly formation time by combining the underfill formation step with a curing step of the formation of the assembly 130 shown in FIG. 4A.
An exemplary curing process includes subjecting a soldered flip-chip assembly to an elevated temperature for a period of time to enable the curing of the epoxy disposed beneath an IC chip to produce a cross-linked low-elasticity underfill. By depositing the bead 400 prior to the heat curing step, the heat curing lowers the viscosity of the epoxy to enable it to more quickly flow into the low-profile gap. Once the gap 140 is filled with the epoxy, the assembly is heated to a particular temperature for a particular time to achieve the desired cross-linking of the underfill epoxy. An exemplary combined heat curing and underfill formation process includes subjecting the assembly to a temperature in the approximate range of 140° C. to 160° C. for a period of time in the approximate range of 0.2 to 3.0 hours. The previously described curing process is for illustration purposes only and is not meant to be a limitation on the invention. Other curing processes can be used with the invention including, for example, curing by exposure to ultra-violet light.
An alternative exemplary arrangement for forming an epoxy underfill is depicted in FIGS. SA and SB employs stencil printing the epoxy. This embodiment is particularly useful in the commercial production of component assemblies. In FIG. 5A, a stencil 500 is placed on the substrate surface 15 with stencil openings 510 disposed over the IC chips 1. The openings 510 in the stencil should be at least the size of the IC chips 1. Also, the stencil 500 should have a thickness of at least the height of the low-profile gap 140.
After the stencil 500 is positioned over the assembly, a material, such as, for example, a silica field thixotropic epoxy 520 is deposited over the stencil 500. A sufficient amount of epoxy 520 is deposited on the stencil to flow into the openings 510 to a height of, for example, the low-profile gap 140. Capillary action can then be relied upon to draw the epoxy 520 located the openings 510 through the spaces between the interconnect bonds 110 and into the open low-profile gaps 140 of the respective IC chips 1. In a substantially similar manner to the arrangement of FIGS. 4A and 4B, as the epoxy is drawn into the low-profile gap 140 in FIG. SA, the corresponding displaced air can escape through the aperture 30 instead of forming undesirable air pockets. Likewise, it is possible for the epoxy underfill to extend into the aperture 30 without any corresponding deleterious effects to the assembly. A corresponding completed assembly is shown in FIG. 5B with a resulting underfill 600 and border 610.
Referring back to FIG. 5A, the openings 510 in the stencil 500 should have an open area that defines an outer perimeter for the desired surrounding epoxy border 610 shown in FIG. 5B. For ease of assembly, it is advantageous to employ a stencil 500 having a thickness substantially corresponding to the height of the desired border relative to the substrate surface 15 as is shown in FIG. 5A. In this manner, the amount of epoxy that needs to be deposited does not need to be accurately measured. A sufficient quantity of the epoxy 520 only needs to be deposited to fill the stencil openings 510. However, a larger amount of epoxy 520 can be deposited, such as to cover the stencil 500 as shown in FIG. 5A. Accordingly, a squeegee can be employed to wipe off any excess epoxy 520 extending out of the openings 510. Then, the stencil 500 is removed leaving the epoxy border 610 surrounding the IC chips 1 with a height substantially equal to the thickness of the stencil 500 as shown in FIG. 5B.
Such a method, facilitates the formation of IC chip underfills for relatively large number of assemblies at low cost. However, it is alternatively possible in accordance with the invention, to deposit epoxy in each stencil opening 510 to the desired border height below the thickness of the stencil's thickness. Such a technique can be performed without a subsequent squeegee step.
In either of the epoxy formation techniques of FIGS. 4A and 4B, and 5A and 5B as well as other embodiments, it is possible to subject the component assembly to an environment with a higher pressure above the IC chip 1 relative to a pressure below the substrate surface 225 opposite the major surface 15 to push or draw the epoxy 520 into the low-profile gaps 140 through the apertures 30. In another embodiment, the epoxy can be pumped into the gaps 140 through the apertures 30. The invention provides an additional benefit of enabling coupling of a heat sink to the IC chips I through the apertures 30 to provide heat dissipation in a low profile assembly.
Although several embodiments of the invention have been described in detail above, many modifications can be made without departing from the teaching thereof. All of such modifications are intended to be encompassed within the following claims. For instance, although the invention has been described with respect to bonding IC chips and substrates with different coefficients of thermal expansion and the use of an underfill, it is alternatively possible to employ the aperture of the invention solely for the cleaning of flux residues without the use of an underfill or solely for the addition of an underfill when the solder joints are formed using a flux that leaves little or no residues. An exemplary residue-less solder paste is described in, for example, U.S. Pat. No. 5,211,764, which is assigned to the assignee of the present invention and incorporated by reference herein.

Claims (11)

What is claimed is:
1. A method for bonding an integrated circuit chip to a substrate comprising:
providing at least one aperture in a major surface of said substrate;
bonding at least two contact pads of said integrated circuit to matching contact pads on said major substrate surface to form corresponding electrical interconnections wherein said integrated circuit covers an area of the substrate containing said at least one aperture, said bonding step forming a low-profile gap between said integrated circuit and said substrate; and
flowing cleaning fluid into said low-profile gap through said aperture for removal of at least a portion of undesirable material from said gap.
2. The method of claim 1 wherein said bonding step forms said low-profile gap with a height of approximately no greater than 150 μm.
3. The method of claim 2 wherein said bonding step forms said low-profile gap with a height of approximately no greater than 100 μm.
4. The method of claim 3 wherein said bonding step forms said low-profile gap with a height of approximately no greater than 50 μm.
5. The method of claim 1 wherein said fluid is a flux residue cleaning fluid.
6. The method of claim 1 wherein said fluid is flowed into said low-profile gap substantially based on the effects of gravity.
7. A method for bonding an integrated circuit chip to a substrate comprising:
providing at least one aperture in a major surface of said substrate;
bonding at least two contact pads of said integrated circuit to matching contact pads on said major substrate surface to from corresponding electrical interconnections wherein said integrated circuit covers an area of the substrate containing said at least one aperture, said bonding step forming a low-profile gap between said integrated circuit and said substrate;
providing containment walls on a major surface opposite said major substrate surface;
disposing cleaning fluid in a cavity formed by said containment walls and said opposite major substrate surface;
and draining said cleaning fluid through said aperture and into said gap for removal of at least a portion of undesirable material from said gap.
8. The method of claim 7 wherein said bonding step forms said low-profile gap with a height of approximately no greater than 150 μm.
9. The method of claim 7 wherein said bonding step forms said low-profile gap with a height of approximately no greater than 100 μm.
10. The method of claim 7 wherein said bonding step forms said low-profile gap with a height of approximately no greater than 50 μm.
11. The method of claim 7 wherein said fluid is a flux residue cleaning fluid.
US09/238,706 1996-05-01 1999-01-28 Integrated circuit bonding method and apparatus Expired - Lifetime US6074897A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/238,706 US6074897A (en) 1996-05-01 1999-01-28 Integrated circuit bonding method and apparatus

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US64158596A 1996-05-01 1996-05-01
US09/238,706 US6074897A (en) 1996-05-01 1999-01-28 Integrated circuit bonding method and apparatus

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US64158596A Division 1996-05-01 1996-05-01

Publications (1)

Publication Number Publication Date
US6074897A true US6074897A (en) 2000-06-13

Family

ID=24572998

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/238,706 Expired - Lifetime US6074897A (en) 1996-05-01 1999-01-28 Integrated circuit bonding method and apparatus

Country Status (7)

Country Link
US (1) US6074897A (en)
EP (1) EP0805486B1 (en)
JP (1) JP3215651B2 (en)
KR (1) KR970077381A (en)
CA (1) CA2198305A1 (en)
DE (1) DE69710248T2 (en)
TW (1) TW415057B (en)

Cited By (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6225878B1 (en) * 1998-06-02 2001-05-01 Matsushita Electric Industrial Co., Ltd. Millimeter wave module and radio apparatus
WO2001043518A1 (en) * 1999-12-13 2001-06-14 Hestia Technologies, Inc. Chip package with molded underfill
US6395097B1 (en) * 1999-12-16 2002-05-28 Lsi Logic Corporation Method and apparatus for cleaning and removing flux from an electronic component package
US20020164838A1 (en) * 2001-05-02 2002-11-07 Moon Ow Chee Flexible ball grid array chip scale packages and methods of fabrication
US20020182776A1 (en) * 1997-07-30 2002-12-05 Atsushi Fujisawa Method of manufacturing a resin encapsulated semiconductor device to provide a vent hole in a base substrate
US6495083B2 (en) 1997-10-29 2002-12-17 Hestia Technologies, Inc. Method of underfilling an integrated circuit chip
US6549105B2 (en) 1998-06-02 2003-04-15 Matsushita Electric Industrial Co., Ltd. Millimeter wave module and radio apparatus
US20030134450A1 (en) * 2002-01-09 2003-07-17 Lee Teck Kheng Elimination of RDL using tape base flip chip on flex for die stacking
US20030164540A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Semiconductor die packages with recessed interconnecting structures and methods for assembling the same
US20030164543A1 (en) * 2002-03-04 2003-09-04 Teck Kheng Lee Interposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods
US20030166312A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Methods for assembly and packaging of flip chip configured dice with interposer
US20030164548A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Flip chip packaging using recessed interposer terminals
US20030206083A1 (en) * 1998-06-02 2003-11-06 Kazuaki Takahashi Millimeter wave module and radio apparatus
US6680435B1 (en) 1999-08-04 2004-01-20 Hitachi, Ltd. Electronic device and method of fabricating the same
US6734540B2 (en) * 2000-10-11 2004-05-11 Altera Corporation Semiconductor package with stress inhibiting intermediate mounting substrate
US6756251B2 (en) * 2001-08-21 2004-06-29 Micron Technology, Inc. Method of manufacturing microelectronic devices, including methods of underfilling microelectronic components through an underfill aperture
US20040159957A1 (en) * 2002-03-04 2004-08-19 Lee Teck Kheng Interposer substrate and wafer scale interposer substrate member for use with flip-chip configured semiconductor dice
US20040198033A1 (en) * 2002-08-20 2004-10-07 Lee Teck Kheng Double bumping of flexible substrate for first and second level interconnects
US20050026417A1 (en) * 2003-06-17 2005-02-03 Stmicroelectronics Sa Process for fabricating a semiconductor component and semiconductor component
US20050103826A1 (en) * 2003-11-18 2005-05-19 J.S. Lewis Via heat sink material
US20050145846A1 (en) * 2004-01-06 2005-07-07 Brandenburger Peter D. Apparatus and methods for an underfilled integrated circuit package
US20060063310A1 (en) * 2004-09-22 2006-03-23 Jadhav Susheel G Method for attaching a semiconductor die to a substrate and heat spreader
US20060060637A1 (en) * 2004-09-22 2006-03-23 Susheel Jadhav G Apparatus and method for attaching a semiconductor die to a heat spreader
US20060099736A1 (en) * 2004-11-09 2006-05-11 Nagar Mohan R Flip chip underfilling
US20060180907A1 (en) * 2000-08-24 2006-08-17 Micron Technology, Inc. Packaged microelectronic devices with pressure release elements and methods for manufacturing and using such packaged microelectonic devices
US20060225851A1 (en) * 2005-04-06 2006-10-12 Hsien-Hsin Chiu Chip washing apparatus
US20060234427A1 (en) * 2005-04-19 2006-10-19 Odegard Charles A Underfill dispense at substrate aperture
US20060240595A1 (en) * 2002-03-04 2006-10-26 Lee Teck K Method and apparatus for flip-chip packaging providing testing capability
US20080023840A1 (en) * 2006-07-31 2008-01-31 Lewis J S Via heat sink material
US20080122053A1 (en) * 2005-08-04 2008-05-29 Gerald Ofner Integrated Circuit Package and a Method for Forming an Integrated Circuit Package
US20080191364A1 (en) * 2003-09-09 2008-08-14 Samsung Electronics Co., Ltd. Apparatus for stacking semiconductor chips, method for manufacturing semiconductor package using the same and semiconductor package manufactured thereby
US20120032328A1 (en) * 2010-08-04 2012-02-09 Global Unichip Corporation Package structure with underfilling material and packaging method thereof
US20130299995A1 (en) * 2012-05-08 2013-11-14 Stats Chippac, Ltd. Semiconductor Device and Method of Depositing Underfill Material With Uniform Flow Rate
US20150262956A1 (en) * 2014-03-14 2015-09-17 Taiwan Semiconductor Manufacturing Company, Ltd. Package Substrates, Packaged Semiconductor Devices, and Methods of Packaging Semiconductor Devices
US9184067B1 (en) 2013-09-27 2015-11-10 Stats Chippac Ltd. Methods of mitigating defects for semiconductor packages
US9362243B2 (en) * 2014-05-21 2016-06-07 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package device and forming the same
US20170141050A1 (en) * 2015-11-17 2017-05-18 Samsung Electronics Co., Ltd. Printed Circuit Board
CN113065416A (en) * 2021-03-16 2021-07-02 深圳供电局有限公司 Leakage monitoring device integrated with transformer substation video monitoring device, method and medium

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6057178A (en) * 1997-09-26 2000-05-02 Siemens Aktiengesellschaft Method of padding an electronic component, mounted on a flat substrate, with a liquid filler
US6490166B1 (en) 1999-06-11 2002-12-03 Intel Corporation Integrated circuit package having a substrate vent hole
JP2004103996A (en) 2002-09-12 2004-04-02 Nec Semiconductors Kyushu Ltd Flip chip bga type semiconductor device
KR100749624B1 (en) * 2005-12-28 2007-08-14 삼성에스디아이 주식회사 Plasma display device
JP2009164431A (en) * 2008-01-08 2009-07-23 Fujitsu Microelectronics Ltd Manufacturing method of semiconductor device, cleaning method of semiconductor device, and cleaning device
KR101211167B1 (en) * 2012-05-17 2012-12-11 (주)드림텍 Printed circuit board having the residual flux discharging portion and surface mounting package

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4320047A (en) * 1980-11-13 1982-03-16 The B. F. Goodrich Company Curable thixotropic epoxy/amine terminated liquid polymer compositions
US5211764A (en) * 1992-11-10 1993-05-18 At&T Bell Laboratories Solder paste and method of using the same
US5385290A (en) * 1993-11-24 1995-01-31 At&T Corp. Soldering material and procedure
US5477611A (en) * 1993-09-20 1995-12-26 Tessera, Inc. Method of forming interface between die and chip carrier
US5534078A (en) * 1994-01-27 1996-07-09 Breunsbach; Rex Method for cleaning electronic assemblies
US5656862A (en) * 1990-03-14 1997-08-12 International Business Machines Corporation Solder interconnection structure
US5710071A (en) * 1995-12-04 1998-01-20 Motorola, Inc. Process for underfilling a flip-chip semiconductor device
US5794330A (en) * 1994-02-01 1998-08-18 Tessera, Inc. Microelectronics unit mounting with multiple lead bonding
US5855821A (en) * 1995-12-22 1999-01-05 Johnson Matthey, Inc. Materials for semiconductor device assemblies

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4143456A (en) * 1976-06-28 1979-03-13 Citizen Watch Commpany Ltd. Semiconductor device insulation method
JPS61161743A (en) * 1985-01-11 1986-07-22 Seiko Epson Corp Ic mounting structure
US5218234A (en) * 1991-12-23 1993-06-08 Motorola, Inc. Semiconductor device with controlled spread polymeric underfill
US5311059A (en) * 1992-01-24 1994-05-10 Motorola, Inc. Backplane grounding for flip-chip integrated circuit
JP2962385B2 (en) * 1993-01-07 1999-10-12 松下電子工業株式会社 Method for manufacturing semiconductor device

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4320047A (en) * 1980-11-13 1982-03-16 The B. F. Goodrich Company Curable thixotropic epoxy/amine terminated liquid polymer compositions
US5656862A (en) * 1990-03-14 1997-08-12 International Business Machines Corporation Solder interconnection structure
US5211764A (en) * 1992-11-10 1993-05-18 At&T Bell Laboratories Solder paste and method of using the same
US5477611A (en) * 1993-09-20 1995-12-26 Tessera, Inc. Method of forming interface between die and chip carrier
US5385290A (en) * 1993-11-24 1995-01-31 At&T Corp. Soldering material and procedure
US5534078A (en) * 1994-01-27 1996-07-09 Breunsbach; Rex Method for cleaning electronic assemblies
US5794330A (en) * 1994-02-01 1998-08-18 Tessera, Inc. Microelectronics unit mounting with multiple lead bonding
US5710071A (en) * 1995-12-04 1998-01-20 Motorola, Inc. Process for underfilling a flip-chip semiconductor device
US5855821A (en) * 1995-12-22 1999-01-05 Johnson Matthey, Inc. Materials for semiconductor device assemblies

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
R. R. Tummula, et al., Microelectronics Packaging Handbook pp. 366 391 (Van Nostrand Reinhold, New York, NY, 1989). *
R. R. Tummula, et al., Microelectronics Packaging Handbook pp. 366-391 (Van Nostrand Reinhold, New York, NY, 1989).

Cited By (80)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020182776A1 (en) * 1997-07-30 2002-12-05 Atsushi Fujisawa Method of manufacturing a resin encapsulated semiconductor device to provide a vent hole in a base substrate
US6764878B2 (en) * 1997-07-30 2004-07-20 Renesas Technology Corp. Method of manufacturing a resin encapsulated semiconductor device to provide a vent hole in a base substrate
US6560122B2 (en) 1997-10-29 2003-05-06 Hestia Technologies, Inc. Chip package with molded underfill
US6324069B1 (en) * 1997-10-29 2001-11-27 Hestia Technologies, Inc. Chip package with molded underfill
US6495083B2 (en) 1997-10-29 2002-12-17 Hestia Technologies, Inc. Method of underfilling an integrated circuit chip
US6778041B2 (en) 1998-06-02 2004-08-17 Matsushita Electric Industrial Co., Ltd. Millimeter wave module and radio apparatus
US6549105B2 (en) 1998-06-02 2003-04-15 Matsushita Electric Industrial Co., Ltd. Millimeter wave module and radio apparatus
US6307450B2 (en) 1998-06-02 2001-10-23 Matsushita Electric Industrial Co., Ltd. Millimeter wave module and radio apparatus
US6225878B1 (en) * 1998-06-02 2001-05-01 Matsushita Electric Industrial Co., Ltd. Millimeter wave module and radio apparatus
US20030206083A1 (en) * 1998-06-02 2003-11-06 Kazuaki Takahashi Millimeter wave module and radio apparatus
US6680435B1 (en) 1999-08-04 2004-01-20 Hitachi, Ltd. Electronic device and method of fabricating the same
WO2001043518A1 (en) * 1999-12-13 2001-06-14 Hestia Technologies, Inc. Chip package with molded underfill
US6395097B1 (en) * 1999-12-16 2002-05-28 Lsi Logic Corporation Method and apparatus for cleaning and removing flux from an electronic component package
US20060180907A1 (en) * 2000-08-24 2006-08-17 Micron Technology, Inc. Packaged microelectronic devices with pressure release elements and methods for manufacturing and using such packaged microelectonic devices
US6969636B1 (en) * 2000-10-11 2005-11-29 Altera Corporation Semiconductor package with stress inhibiting intermediate mounting substrate
US6734540B2 (en) * 2000-10-11 2004-05-11 Altera Corporation Semiconductor package with stress inhibiting intermediate mounting substrate
US20020164838A1 (en) * 2001-05-02 2002-11-07 Moon Ow Chee Flexible ball grid array chip scale packages and methods of fabrication
US7115986B2 (en) 2001-05-02 2006-10-03 Micron Technology, Inc. Flexible ball grid array chip scale packages
US6756251B2 (en) * 2001-08-21 2004-06-29 Micron Technology, Inc. Method of manufacturing microelectronic devices, including methods of underfilling microelectronic components through an underfill aperture
US7189593B2 (en) 2002-01-09 2007-03-13 Micron Technology, Inc. Elimination of RDL using tape base flip chip on flex for die stacking
US8125065B2 (en) 2002-01-09 2012-02-28 Micron Technology, Inc. Elimination of RDL using tape base flip chip on flex for die stacking
US7129584B2 (en) 2002-01-09 2006-10-31 Micron Technology, Inc. Elimination of RDL using tape base flip chip on flex for die stacking
US8441113B2 (en) 2002-01-09 2013-05-14 Micron Technology, Inc. Elimination of RDL using tape base flip chip on flex for die stacking
US20030134450A1 (en) * 2002-01-09 2003-07-17 Lee Teck Kheng Elimination of RDL using tape base flip chip on flex for die stacking
US7569473B2 (en) 2002-03-04 2009-08-04 Micron Technology, Inc. Methods of forming semiconductor assemblies
US20110204499A1 (en) * 2002-03-04 2011-08-25 Micron Technology, Inc. Semiconductor device assemblies
US20030164540A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Semiconductor die packages with recessed interconnecting structures and methods for assembling the same
US8269326B2 (en) 2002-03-04 2012-09-18 Micron Technology, Inc. Semiconductor device assemblies
US6975035B2 (en) 2002-03-04 2005-12-13 Micron Technology, Inc. Method and apparatus for dielectric filling of flip chip on interposer assembly
US20030164543A1 (en) * 2002-03-04 2003-09-04 Teck Kheng Lee Interposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods
US7915718B2 (en) 2002-03-04 2011-03-29 Micron Technology, Inc. Apparatus for flip-chip packaging providing testing capability
US7902648B2 (en) 2002-03-04 2011-03-08 Micron Technology, Inc. Interposer configured to reduce the profiles of semiconductor device assemblies, packages including the same, and methods
US20030166312A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Methods for assembly and packaging of flip chip configured dice with interposer
US7534660B2 (en) 2002-03-04 2009-05-19 Micron Technology, Inc. Methods for assembly and packaging of flip chip configured dice with interposer
US7087460B2 (en) 2002-03-04 2006-08-08 Micron Technology, Inc. Methods for assembly and packaging of flip chip configured dice with interposer
US20060175690A1 (en) * 2002-03-04 2006-08-10 Lee Teck K Interposer configured to reduce the profiles of semiconductor device assemblies, packages including the same, and methods
US7531906B2 (en) 2002-03-04 2009-05-12 Micron Technology, Inc. Flip chip packaging using recessed interposer terminals
US7112520B2 (en) 2002-03-04 2006-09-26 Micron Technology, Inc. Semiconductor die packages with recessed interconnecting structures and methods for assembling the same
US20040197955A1 (en) * 2002-03-04 2004-10-07 Lee Teck Kheng Methods for assembly and packaging of flip chip configured dice with interposer
US7348215B2 (en) 2002-03-04 2008-03-25 Micron Technology, Inc. Methods for assembly and packaging of flip chip configured dice with interposer
US7122907B2 (en) 2002-03-04 2006-10-17 Micron Technology, Inc. Interposer substrate and wafer scale interposer substrate member for use with flip-chip configured semiconductor dice
US7230330B2 (en) 2002-03-04 2007-06-12 Micron Technology, Inc. Semiconductor die packages with recessed interconnecting structures
US20030164548A1 (en) * 2002-03-04 2003-09-04 Lee Teck Kheng Flip chip packaging using recessed interposer terminals
US20060240595A1 (en) * 2002-03-04 2006-10-26 Lee Teck K Method and apparatus for flip-chip packaging providing testing capability
US20040159957A1 (en) * 2002-03-04 2004-08-19 Lee Teck Kheng Interposer substrate and wafer scale interposer substrate member for use with flip-chip configured semiconductor dice
US7145225B2 (en) 2002-03-04 2006-12-05 Micron Technology, Inc. Interposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods
US20060284312A1 (en) * 2002-03-04 2006-12-21 Lee Teck K Flip chip packaging using recessed interposer terminals
US7161237B2 (en) 2002-03-04 2007-01-09 Micron Technology, Inc. Flip chip packaging using recessed interposer terminals
US7320933B2 (en) 2002-08-20 2008-01-22 Micron Technology, Inc. Double bumping of flexible substrate for first and second level interconnects
US20040198033A1 (en) * 2002-08-20 2004-10-07 Lee Teck Kheng Double bumping of flexible substrate for first and second level interconnects
US20050026417A1 (en) * 2003-06-17 2005-02-03 Stmicroelectronics Sa Process for fabricating a semiconductor component and semiconductor component
US7005322B2 (en) * 2003-06-17 2006-02-28 Stmicroelectronics, S.A. Process for encapsulating semiconductor components using through-holes in the semiconductor components support substrates
US20080191364A1 (en) * 2003-09-09 2008-08-14 Samsung Electronics Co., Ltd. Apparatus for stacking semiconductor chips, method for manufacturing semiconductor package using the same and semiconductor package manufactured thereby
US20050103826A1 (en) * 2003-11-18 2005-05-19 J.S. Lewis Via heat sink material
US7124931B2 (en) * 2003-11-18 2006-10-24 Intel Corporation Via heat sink material
US20050145846A1 (en) * 2004-01-06 2005-07-07 Brandenburger Peter D. Apparatus and methods for an underfilled integrated circuit package
US6979600B2 (en) * 2004-01-06 2005-12-27 Intel Corporation Apparatus and methods for an underfilled integrated circuit package
US7407085B2 (en) * 2004-09-22 2008-08-05 Intel Corporation Apparatus and method for attaching a semiconductor die to a heat spreader
US20060060637A1 (en) * 2004-09-22 2006-03-23 Susheel Jadhav G Apparatus and method for attaching a semiconductor die to a heat spreader
US7220622B2 (en) 2004-09-22 2007-05-22 Intel Corporation Method for attaching a semiconductor die to a substrate and heat spreader
US20060063310A1 (en) * 2004-09-22 2006-03-23 Jadhav Susheel G Method for attaching a semiconductor die to a substrate and heat spreader
US20060099736A1 (en) * 2004-11-09 2006-05-11 Nagar Mohan R Flip chip underfilling
US20060225851A1 (en) * 2005-04-06 2006-10-12 Hsien-Hsin Chiu Chip washing apparatus
US20060234427A1 (en) * 2005-04-19 2006-10-19 Odegard Charles A Underfill dispense at substrate aperture
US20080085573A1 (en) * 2005-04-19 2008-04-10 Texas Instruments Incorporated Underfill dispense at substrate aperture
US8357565B2 (en) 2005-08-04 2013-01-22 Infinenon Technologies Ag Integrated circuit package and a method for forming an integrated circuit package
US20080122053A1 (en) * 2005-08-04 2008-05-29 Gerald Ofner Integrated Circuit Package and a Method for Forming an Integrated Circuit Package
US20080023840A1 (en) * 2006-07-31 2008-01-31 Lewis J S Via heat sink material
US7592702B2 (en) 2006-07-31 2009-09-22 Intel Corporation Via heat sink material
US20120032328A1 (en) * 2010-08-04 2012-02-09 Global Unichip Corporation Package structure with underfilling material and packaging method thereof
US20130299995A1 (en) * 2012-05-08 2013-11-14 Stats Chippac, Ltd. Semiconductor Device and Method of Depositing Underfill Material With Uniform Flow Rate
US9390945B2 (en) * 2012-05-08 2016-07-12 STATS ChipPAC Pte. Ltd. Semiconductor device and method of depositing underfill material with uniform flow rate
US9184067B1 (en) 2013-09-27 2015-11-10 Stats Chippac Ltd. Methods of mitigating defects for semiconductor packages
US20150262956A1 (en) * 2014-03-14 2015-09-17 Taiwan Semiconductor Manufacturing Company, Ltd. Package Substrates, Packaged Semiconductor Devices, and Methods of Packaging Semiconductor Devices
US9917068B2 (en) * 2014-03-14 2018-03-13 Taiwan Semiconductor Manufacturing Company Package substrates, packaged semiconductor devices, and methods of packaging semiconductor devices
US10128208B2 (en) 2014-03-14 2018-11-13 Taiwan Semiconductor Manufacturing Company Package substrates, packaged semiconductor devices, and methods of packaging semiconductor devices
US9362243B2 (en) * 2014-05-21 2016-06-07 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package device and forming the same
US20170141050A1 (en) * 2015-11-17 2017-05-18 Samsung Electronics Co., Ltd. Printed Circuit Board
US9818703B2 (en) * 2015-11-17 2017-11-14 Samsung Electronics Co., Ltd. Printed circuit board
CN113065416A (en) * 2021-03-16 2021-07-02 深圳供电局有限公司 Leakage monitoring device integrated with transformer substation video monitoring device, method and medium

Also Published As

Publication number Publication date
DE69710248T2 (en) 2002-08-14
TW415057B (en) 2000-12-11
DE69710248D1 (en) 2002-03-21
EP0805486B1 (en) 2002-02-06
CA2198305A1 (en) 1997-11-02
KR970077381A (en) 1997-12-12
EP0805486A1 (en) 1997-11-05
JP3215651B2 (en) 2001-10-09
JPH1041350A (en) 1998-02-13

Similar Documents

Publication Publication Date Title
US6074897A (en) Integrated circuit bonding method and apparatus
US5024372A (en) Method of making high density solder bumps and a substrate socket for high density solder bumps
US5633535A (en) Spacing control in electronic device assemblies
US5930597A (en) Reworkable polymer chip encapsulant
US6001493A (en) Substrate for transferring bumps and method of use
US6570259B2 (en) Apparatus to reduce thermal fatigue stress on flip chip solder connections
US5915170A (en) Multiple part compliant interface for packaging of a semiconductor chip and method therefor
KR101286379B1 (en) Bump-on-lead flip chip interconnection
US5872051A (en) Process for transferring material to semiconductor chip conductive pads using a transfer substrate
US5832600A (en) Method of mounting electronic parts
US6828669B2 (en) Interconnection substrate having metal columns covered by a resin film, and manufacturing method thereof
US6774315B1 (en) Floating interposer
JP2719490B2 (en) Method of connecting electronic parts with anisotropic conductive member
EP0639857A1 (en) An assembly and method for facilitating reworking of encapsulated components
US5418687A (en) Wafer scale multi-chip module
US5829668A (en) Method for forming solder bumps on bond pads
US6849955B2 (en) High density integrated circuit packages and method for the same
JP2008060585A (en) Method for forming compliant interface of semiconductor chip
DE102008010004A1 (en) Multi-chip package with reduced structure and method of making same
US6189772B1 (en) Method of forming a solder ball
EP0553463A1 (en) Electronic package with enhanced heat sinking and method of making same
EP0403631B1 (en) Method of making high density solder bumps and a substrate socket for high density solder bumps
EP0714553B1 (en) Method of forming electrically conductive polymer interconnects on electrical substrates
JP2928755B2 (en) Electronic component manufacturing method
US7098075B1 (en) Integrated circuit and method of producing a carrier wafer for an integrated circuit

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: SILICON VALLEY BANK, CALIFORNIA

Free format text: SECURITY AGREEMENT;ASSIGNOR:SYCHIP, INC.;REEL/FRAME:013305/0798

Effective date: 20020920

REFU Refund

Free format text: REFUND - SURCHARGE FOR LATE PAYMENT, LARGE ENTITY (ORIGINAL EVENT CODE: R1554); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: SYCHIP, INC., TEXAS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:SILICON VALLEY BANK;REEL/FRAME:016547/0870

Effective date: 20050415

AS Assignment

Owner name: AGERE SYSTEMS INC., PENNSYLVANIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LUCENT TECHNOLGIES INC.;REEL/FRAME:017811/0404

Effective date: 20010130

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG

Free format text: PATENT SECURITY AGREEMENT;ASSIGNORS:LSI CORPORATION;AGERE SYSTEMS LLC;REEL/FRAME:032856/0031

Effective date: 20140506

AS Assignment

Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AGERE SYSTEMS LLC;REEL/FRAME:035365/0634

Effective date: 20140804

AS Assignment

Owner name: AGERE SYSTEMS LLC, PENNSYLVANIA

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS (RELEASES RF 032856-0031);ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:037684/0039

Effective date: 20160201

Owner name: LSI CORPORATION, CALIFORNIA

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS (RELEASES RF 032856-0031);ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:037684/0039

Effective date: 20160201

AS Assignment

Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:037808/0001

Effective date: 20160201

Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:037808/0001

Effective date: 20160201

AS Assignment

Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041710/0001

Effective date: 20170119

Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041710/0001

Effective date: 20170119

AS Assignment

Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;BROADCOM CORPORATION;REEL/FRAME:044886/0766

Effective date: 20171208

AS Assignment

Owner name: CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERA

Free format text: SECURITY INTEREST;ASSIGNORS:HILCO PATENT ACQUISITION 56, LLC;BELL SEMICONDUCTOR, LLC;BELL NORTHERN RESEARCH, LLC;REEL/FRAME:045216/0020

Effective date: 20180124

AS Assignment

Owner name: BELL NORTHERN RESEARCH, LLC, ILLINOIS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:059723/0382

Effective date: 20220401

Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:059723/0382

Effective date: 20220401

Owner name: HILCO PATENT ACQUISITION 56, LLC, ILLINOIS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:059723/0382

Effective date: 20220401