US5913125A - Method of controlling stress in a film - Google Patents

Method of controlling stress in a film Download PDF

Info

Publication number
US5913125A
US5913125A US08/607,621 US60762196A US5913125A US 5913125 A US5913125 A US 5913125A US 60762196 A US60762196 A US 60762196A US 5913125 A US5913125 A US 5913125A
Authority
US
United States
Prior art keywords
layer
trench
substrate
stress
layers
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US08/607,621
Inventor
Donald Walter Brouillette
Timothy Charles Krywanczyk
Jerome Brett Lasky
Rick Lawrence Mohler
Wolfgang Otto Rauscher
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US08/607,621 priority Critical patent/US5913125A/en
Priority to US08/944,852 priority patent/US6328794B1/en
Application granted granted Critical
Publication of US5913125A publication Critical patent/US5913125A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02612Formation types
    • H01L21/02617Deposition types
    • H01L21/0262Reduction or decomposition of gaseous compounds, e.g. CVD
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00642Manufacture or treatment of devices or systems in or on a substrate for improving the physical properties of a device
    • B81C1/0065Mechanical properties
    • B81C1/00666Treatments for controlling internal stress or strain in MEMS structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02367Substrates
    • H01L21/0237Materials
    • H01L21/02373Group 14 semiconducting materials
    • H01L21/02381Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02367Substrates
    • H01L21/02428Structure
    • H01L21/0243Surface structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • H01L21/02441Group 14 semiconducting materials
    • H01L21/0245Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02494Structure
    • H01L21/02496Layer structure
    • H01L21/02502Layer structure consisting of two layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02524Group 14 semiconducting materials
    • H01L21/02532Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/0257Doping during depositing
    • H01L21/02573Conductivity type
    • H01L21/02579P-type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02656Special treatments
    • H01L21/02664Aftertreatments
    • H01L21/02667Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66083Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
    • H01L29/66181Conductor-insulator-semiconductor capacitors, e.g. trench capacitors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/038Making the capacitor or connections thereto the capacitor being in a trench in the substrate
    • H10B12/0387Making the trench
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/01Manufacture or treatment of microstructural devices or systems in or on a substrate
    • B81C2201/0161Controlling physical properties of the material
    • B81C2201/0163Controlling internal stress of deposited layers
    • B81C2201/0167Controlling internal stress of deposited layers by adding further layers of materials having complementary strains, i.e. compressive or tensile strain

Definitions

  • DRAM trench storage dynamic random access memory
  • the capacitive elements of the devices are typically formed in deep trenches provided in the silicon substrate.
  • deep or “high aspect ratio” trenches are trenches having a depth that is typically 10 or more times the diameter of the trench.
  • Retention time is adversely affected by charge leakage occurring via interstitial dislocations in portions of the silicon substrate adjacent the trench in which the capacitor is formed.
  • Such dislocations are apparently caused, in part, by inherent compressive stresses in the trench fill material used in the fabrication of the capacitive device.
  • the compressive stress in the fill causes the walls of the trench to bow outwardly, which deflection of the trench walls is believed to introduce dislocations in the substrate adjacent the walls of the trench.
  • voids will form in the fill of deep-trench capacitors during the formation thereof.
  • One technique for minimizing the formation of such voids is disclosed in U.S. Pat. No. 4,977,104 to Sawada et al. This technique involves (a) depositing a first doped semiconductor film on a semiconductor substrate, (b) depositing a second undoped semiconductor film on the doped film, and (c) heat treating the substrate to cause the dopants to diffuse from the first film to the second film.
  • a trench electrode having a phosphorous dopant concentration of 1 ⁇ 10 20 /cm 3 is formed using the method disclosed in this patent.
  • silicon micro-mechanical cantilever structures of the type used in light deflector arrays and pressure sensors are known to bend in an undesirable manner due to intrinsic or thermal stresses in such structures. Under certain circumstances, such structures would have greater functionality and/or utility if such deformation could be controlled or eliminated.
  • the present invention is a method of depositing a film of material on a substrate so that the film has a predetermined state and amount of stress. By controlling the stress in the film, the forces applied by the layer adjacent regions of the substrate may be precisely controlled.
  • the method involves depositing a layer of crystalline material on a surface of a substrate. Then, a layer of amorphous crystallizable material is deposited on the crystalline layer. Finally, the substrate is heated at a temperature and for a time sufficient to cause the amorphous layer to at least partially crystallize. The layer of amorphous material contracts upon crystallization, thereby reducing the compressive stress in the layer, or, in some cases, changing its state to a tensile stress. Such reduction in, or change in state of, stress in the formerly amorphous layer in turn modifies the forces applied to the structure by the crystalline layer and formerly amorphous layer.
  • the stress in the layer may be precisely controlled by controlling the thickness of the layer.
  • the forces applied to the substrate by the composite layer consisting of the crystalline layer and formerly amorphous layer may be accurately controlled.
  • FIG. 1 is an enlarged cross-sectional view of a portion of a substrate
  • FIG. 2 is similar to FIG. 1, except that a layer of polycrystalline material has been deposited on the substrate;
  • FIG. 3 is similar to FIG. 2, except that a layer of amorphous material hits been deposited on the layer of polycrystalline material;
  • FIG. 4 is a graph indicating the change in stress in the amorphous layer that occurs with changes in temperature
  • FIG. 5 is a chart indicating deposition parameters for the deposition of the amorphous silicon
  • FIG. 6 is a cross-sectional view of a substrate having a deep trench formed therein and having a thin layer of intrinsic polycrystalline silicon deposited in the trench and on adjacent regions of the substrate;
  • FIG. 7 is similar to FIG. 6, except that a heavily doped layer of polycrystalline silicon has been deposited on the layer of intrinsic polycrystalline silicon;
  • FIG. 8 is similar to FIG. 7, except that a relatively thick layer of amorphous silicon has been deposited on the layer of heavily doped polycrystalline silicon;
  • FIG. 10 is a side elevation view of a silicon micro-mechanical cantilever that bows downwardly slightly along the length thereof;
  • FIG. 13 is similar to FIG. 12 except that a layer of intrinsic polycrystalline silicon has been deposited on the doped layer of polycrystalline silicon.
  • the present invention is a method of providing a predetermined level and state of (i.e., tensile or compressive) stress in a film deposited on a surface 20 of a substrate 22.
  • a predetermined level and state of (i.e., tensile or compressive) stress in a film deposited on a surface 20 of a substrate 22.
  • one embodiment of the present invention involves depositing a layer 24 of crystalline material on surface 20 of substrate 22 and then depositing a layer 26 of crystallizable material on layer 24, as illustrated in FIG. 3. Then, layers 24 and 26 are heated so as to cause layer 26 to at least partially crystallize.
  • the volume of space occupied by layer 26 changes. The amount of such change, and whether the volume increases or decreases, will vary as a function of the material used as layer 26. However, for most materials, the volume occupied by the layer 26 decreases upon crystallizing. Thus, in the following description of the invention, it is assumed layer 26 is made from a material that decreases in volume upon crystallizing.
  • FIG. 4 the stress level in an exemplary layer 26 before and after crystallization is illustrated graphically.
  • Layer 26 consisted of intrinsic amorphous silicon deposited to a thickness of 4000 ⁇ .
  • Layer 26 was deposited on a layer 24 of polycrystalline silicon ("poly-Si") having a thickness of about 800 ⁇ .
  • poly-Si polycrystalline silicon
  • layer 26 as originally deposited, had a compressive stress of about 300 MPa (3 ⁇ 10 9 dynes/cm 2 ).
  • Layer 26 was then gradually heated to about 700° C., thereby causing the stress in the layer to decrease very gradually with increases in temperature up to about the 600-700° C. range.
  • layers 24 and 26 are made from semiconductor materials such as silicon, i.e., polycrystalline silicon for layer 24 and amorphous silicon for layer 26, it may be desirable to include an impurity, e.g., boron, in the layers.
  • an impurity e.g., boron
  • One technique for achieving a substantially uniform impurity concentration throughout both layers 24 and 26 involves depositing layer 24 so that it is doped to a higher impurity concentration than is ultimately desired and then depositing layer 26 as intrinsic amorphous material. When layers 24 and 26 are heated to cause layer 26 to crystallize, the impurities in layer 24 will diffuse into layer 26 such that the impurity concentration throughout layers 24 and 26 is substantially uniform.
  • a particular advantage of this approach to doping layers 24 and 26 is that relatively low (i.e., 1E19/cm 3 to 3E19/cm 3 ) impurity concentrations are obtainable in layers 24 and 26 after heating. It tends to be difficult under certain circumstances to routinely and repeatably obtain such relatively low impurity concentrations in polycrystalline silicon used as a structure in various semiconductor devices.
  • layers 24 and 26 are made from silicon
  • the layers may be satisfactorily deposited on surface 20 of substrate 22 using low pressure chemical vapor deposition ("LPCVD") processes.
  • LPCVD low pressure chemical vapor deposition
  • Such processes may be performed, for instance, using a LPCVD apparatus of the type sold by General Signal Thinfilm Corporation, Fremont, Calif.
  • LPCVD apparatus of the type sold by General Signal Thinfilm Corporation, Fremont, Calif.
  • the specific operating parameters for the LPCVD apparatus will vary depending upon the apparatus used, for a General Signal LPCVD furnace, the temperature and pressure operating parameters required for the deposition of intrinsic amorphous silicon as layer 26 are set forth in FIG. 5.
  • a set of operating parameters falling to the left of the diagonal line identified by reference numeral 36 should be selected.
  • the forces applied by layers 24 and 26 to adjacent regions of substrate 22 may be determined based on empirical testing. Such testing involves depositing layers 24 and 26 at a range of different thicknesses and impurity concentrations, and then measuring the deformation of surface 20 of substrate 22 using, for instance, known reflectivity measuring techniques. Such reflectivity measurements may be performed using a reflectivity tool of the type manufactured by Flexus, Inc., 544 Weddel Drive, Suite 7, Sunnyvale, Calif. By correlating the characteristics of layers 24 and 26 with the type (i.e., convex or concave) and extent of deformation of surface 20, the deposition parameters required to achieve layers 24 and 26 that impart the desired forces to adjacent regions of substrate 22 may be determined.
  • the above-described method of controlling the state and level of stress in a film deposited on a substrate may be used to fill the trench of a trench-storage capacitor of the type used in the current generation of trench-storage DRAMs.
  • layers 24 and 26 are deposited in accordance with the deposition techniques and parameters discussed above.
  • the stress in such trench fill may be precisely controlled, as also discussed above.
  • substrate 22 was annealed at about 950° C. in a nitrogen atmosphere for about 20 minutes. This annealing step caused the impurities in layer 24 to diffuse relatively evenly throughout layers 40 and 26, such that these layers had a relatively uniform dopant level of about 1E19/cm 3 . In addition, the annealing step caused layer 26 to crystallize, thereby causing the layer to shrink.
  • the stress in the film consisting of layers 24, 26 and 40 was measured. This film was found to have a tensile stress of about 200 MPa (2 ⁇ 10 9 dynes/cm 2 ). By comparison, layer 26 had a compressive stress of about 300 MPa (3 ⁇ 10 9 dynes/cm 2 ) as originally deposited. Reflectivity measurements of substrate 22 revealed a change in curvature of the top surface of the substrate, i.e., the top surface became more planar. Such change in configuration of substrate 22 has been attributed to a reduction in the amount the walls of each trench 38 bow outwardly due to a decrease in the stress in the film consisting of layers 24, 26 and 40 used to fill the trench.
  • the fabrication of a trench-storage DRAM requires the formation of certain additional structure positioned adjacent, and electrically coupled with, the material used to fill trench 38.
  • Techniques for fabricating associated structure such as access transistors for controlling the release of charge stored in trench 38, are disclosed, for instance, in U.S. Pat. No. 4,688,063 to Lu et al, issued Aug. 17, 1987 (the "'063 patent"), and U.S. Pat. No. 4,801,988 to Kenney, issued. Jan. 31, 1989 (the "'988 patent”), which patents are incorporated herein by reference.
  • Techniques for forming structure for electrically coupling such associated structure with the trench capacitor are disclosed in U.S. Pat. No. 4,873,205 (the "'205 patent") to Critchlow et al., which patent is incorporated herein by reference.
  • an access transistor 46 is formed adjacent the trench.
  • Known fabrication techniques of the type described in the '063 and '988 patents may be used to fabricate transistor 46.
  • a layer 48 of insulating material is deposited on the walls of trench 38.
  • One electrode of the trench storage capacitor is formed at the interface of the insulating layer 48 and the trench fill material 50 which comprises the combination of layers 24 and 26 or layers 40, 24 and 26, as desired.
  • the second electrode is formed at the interface of insulating layer 48 and portions of the substrate adjacent trench 38.
  • structure is also provided for electrically connecting transistor 46 with the first electrode of the capacitor.
  • Techniques for forming such structure are disclosed in the '205 patent.
  • Other aspects of the fabrication of a DRAM 44 in which the trench of the capacitor is filled with material in accordance with the method of the present invention are disclosed in the '063, '988, and '205 patents, including techniques for forming an array (not shown) of DRAMs 44.
  • a layer 62 of amorphous material may be deposited on a surface of the beam and then annealed so as to cause the layer to at least partially crystallize.
  • amorphous materials such crystallizing cause layer 62 to shrink, thereby decreasing the level and/or state of stress in the layer.
  • the change in stress in layer 62 may be precisely tailored such that after annealing the layer imparts those forces to beam 60 required to reduce or eliminate the deformation. As illustrated in FIG. 11, after annealing, layer 62 imparts forces to beam 60 that eliminate the bowing of the beam.
  • layer 62 may be empirically determined using the reflectivity measurement technique discussed above.
  • the layer may be deposited using a LPCVD furnace operated in accordance with the parameters set forth in FIG. 5, as discussed above.
  • a layer 70 of relatively lightly doped P-type poly-Si is deposited on a substrate 22 using conventional LPCVD techniques, as discussed above.
  • a layer 72 of undoped poly-Si is deposited on layer 70, also using conventional LPCVD technique of the type discussed above.
  • layers 70 and 72 are heated for a time and to a temperature sufficient to cause the dopant in layer 70 to diffuse substantially evenly throughout layer 72.
  • the dopant concentration of layer 70 is selected so that after the heating step, the dopant concentration in layers 70 and 72 ranges from 1E19/cm 3 to 3E19/cm 3 .
  • the dopant concentration of layer 70, as originally deposited, required to achieve a dopant concentration of 1E19/cm 3 to 3E19/cm 3 will vary as a function of the relative thicknesses of layers 70 and 72.
  • layer 70 is originally deposited at a boron dopant concentration of 1E20/cm 3 and a thickness of 800 ⁇ , with the intrinsic poly-Si layer 72 having a thickness of 3,200 ⁇ .
  • layer 70 and 72 were heated to a temperature of 950° C. for about 20 minutes.
  • the resultant dopant concentration in the film consisting of layers 70 and 72 was about 5E18/cm 3 to 3E19/cm 3 .
  • N-type poly-Si The ionic radius of dopant materials such as arsenic and phosphorous used in N-type poly-Si more closely approximates the ionic radius of silicon. Therefore, it is believed that little stress reduction will occur in N-type poly-Si by decreasing the dopant concentration to the range achieved with P-type poly-Si, i.e., 5E18/cm 3 to 3E19/cm 3 . Thus, it is preferred that layers 70 and 72 be made from P-type poly-Si.
  • Layers 70 and 72 may be used as fill for a deep trench (not shown) of the type used in trench-storage DRAMs. As discussed above, by minimizing the stress in the fill for deep trenches, the forces such fill apply to adjacent portions of the substrate in which the deep trench is formed are reduced. Such reduction is, in turn, believed to reduce the incidence of dislocations in regions of the substrate adjacent the trench.
  • the precise level of stress in layers 70 and 72 may be controlled by empirically determining the relationship between (1) the dopant concentration of layer 70 and the thicknesses of layer 70 and 72, and (2) the stress in such layers after annealing. Such empirical determination may be made using reflectivity measurements of the type discussed above.

Abstract

A method of providing a predetermined level and state of stress in a film deposited on a surface of a substrate. In one embodiment, a layer of crystalline material is deposited on a surface of a substrate and then a layer of amorphous material is deposited on the layer of crystalline material. Then, the layers are heated, causing the amorphous material to crystallize. Such crystallization reduces, or even changes the state of, stress in the amorphous layer, which in turn alters the forces applied by the layer to adjacent regions of the substrate. The method may be used for filling a deep-trench capacitor of the type used in trench-storage DRAMs.

Description

This is a application continuation of application Ser. No. 08/300,114 field on Sep. 2, 1994 now abandoned which is continuation of application Ser. No. 07/905,576 field on Jun. 26, 1992 now abandoned.
FIELD OF THE INVENTION
The present invention relates to methods of controlling the stress in thin films of the type used in semiconductor fabrication, and, more particularly, to a method of controlling the state and amount of stress in material used to fill high aspect ratio trenches in silicon substrates.
BACKGROUND OF THE INVENTION
In trench storage dynamic random access memory (DRAM) devices, the capacitive elements of the devices are typically formed in deep trenches provided in the silicon substrate. As used herein, "deep" or "high aspect ratio" trenches are trenches having a depth that is typically 10 or more times the diameter of the trench. Although these DRAM devices function highly satisfactorily, as a result of the continuing effort to increase DRAM density and performance, a need exists to increase the period of time such devices retain a charge.
Retention time is adversely affected by charge leakage occurring via interstitial dislocations in portions of the silicon substrate adjacent the trench in which the capacitor is formed. Such dislocations are apparently caused, in part, by inherent compressive stresses in the trench fill material used in the fabrication of the capacitive device. The compressive stress in the fill causes the walls of the trench to bow outwardly, which deflection of the trench walls is believed to introduce dislocations in the substrate adjacent the walls of the trench.
Very high temperature anneal processes have been used to reduce the stress in oxide films. Unfortunately, such processes do not appear to have any appreciable affect on the stress in films of polycrystalline silicon ("poly-Si"). No other process are believed to be known for providing significant reduction in the stress in poly-Si films, particularly when used as the fill material for trench storage DRAMs.
Under certain conditions, voids will form in the fill of deep-trench capacitors during the formation thereof. One technique for minimizing the formation of such voids is disclosed in U.S. Pat. No. 4,977,104 to Sawada et al. This technique involves (a) depositing a first doped semiconductor film on a semiconductor substrate, (b) depositing a second undoped semiconductor film on the doped film, and (c) heat treating the substrate to cause the dopants to diffuse from the first film to the second film. In one example discussed in the Sawada et al. patent, a trench electrode having a phosphorous dopant concentration of 1×1020 /cm3 is formed using the method disclosed in this patent.
In the field of micro-mechanical devices, the need exists under certain circumstances to deform a given structure so that it assumes a predetermined configuration. For instance, silicon micro-mechanical cantilever structures of the type used in light deflector arrays and pressure sensors are known to bend in an undesirable manner due to intrinsic or thermal stresses in such structures. Under certain circumstances, such structures would have greater functionality and/or utility if such deformation could be controlled or eliminated.
SUMMARY OF THE INVENTION
The present invention is a method of depositing a film of material on a substrate so that the film has a predetermined state and amount of stress. By controlling the stress in the film, the forces applied by the layer adjacent regions of the substrate may be precisely controlled.
In one embodiment of the invention, the method involves depositing a layer of crystalline material on a surface of a substrate. Then, a layer of amorphous crystallizable material is deposited on the crystalline layer. Finally, the substrate is heated at a temperature and for a time sufficient to cause the amorphous layer to at least partially crystallize. The layer of amorphous material contracts upon crystallization, thereby reducing the compressive stress in the layer, or, in some cases, changing its state to a tensile stress. Such reduction in, or change in state of, stress in the formerly amorphous layer in turn modifies the forces applied to the structure by the crystalline layer and formerly amorphous layer. Because the state and level of stress in the layer varies primarily as a function of the thickness of the layer, the stress in the layer may be precisely controlled by controlling the thickness of the layer. By controlling the state and level of stress in the formerly amorphous layer in this manner, the forces applied to the substrate by the composite layer consisting of the crystalline layer and formerly amorphous layer may be accurately controlled.
In another embodiment of the invention, the method involves depositing a layer of compressively stressed amorphous material on a selected portion of a substrate. Then, the substrate is heated at a temperature and pressure and for a period of time sufficient to cause the layer of amorphous material to at least partially crystallize. By controlling the thickness of the layer of amorphous material, the forces such layer applies to the substrate may be carefully controlled. In yet another embodiment of the invention, a layer of relatively lightly doped polycrystalline silicon is deposited on the walls of a deep trench formed in a substrate. Then, a layer of intrinsic amorphous silicon is deposited on the layer of polycrystalline silicon to a thickness sufficient to fill the entire trench with silicon. Finally, the substrate is heated to cause the amorphous layer to crystallize and to cause the dopant in the layer of polycrystalline material to diffuse into the layer of formerly amorphous silicon. The dopant level in the polycrystalline silicon layer is selected so that after the heating step is completed, the level of dopant in this layer and in the formerly amorphous layer is lower than dopant levels that can be readily and repeatedly obtained by conventional deposition techniques. Such relatively light doping of the polycrystalline silicon and formerly amorphous silicon layers is believed to reduce the stress in such layers to a level below that ordinarily achieved in silicon trench fill doped to higher, more conventional levels. Thus, the combination of causing the amorphous layer to crystallize and reducing the overall dopant levels in the layers provides a very effective method of reducing stress in trench fill.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is an enlarged cross-sectional view of a portion of a substrate;
FIG. 2 is similar to FIG. 1, except that a layer of polycrystalline material has been deposited on the substrate;
FIG. 3 is similar to FIG. 2, except that a layer of amorphous material hits been deposited on the layer of polycrystalline material;
FIG. 4 is a graph indicating the change in stress in the amorphous layer that occurs with changes in temperature;
FIG. 5 is a chart indicating deposition parameters for the deposition of the amorphous silicon;
FIG. 6 is a cross-sectional view of a substrate having a deep trench formed therein and having a thin layer of intrinsic polycrystalline silicon deposited in the trench and on adjacent regions of the substrate;
FIG. 7 is similar to FIG. 6, except that a heavily doped layer of polycrystalline silicon has been deposited on the layer of intrinsic polycrystalline silicon;
FIG. 8 is similar to FIG. 7, except that a relatively thick layer of amorphous silicon has been deposited on the layer of heavily doped polycrystalline silicon;
FIG. 9 is a schematic cross-sectional side view of a DRAM;
FIG. 10 is a side elevation view of a silicon micro-mechanical cantilever that bows downwardly slightly along the length thereof;
FIG. 11 is similar to FIG. 10, except that a layer of material has been deposited on the top surface of the cantilever;
FIG. 12 is an enlarged cross-sectional view of a substrate on which a doped layer of polycrystalline silicon has been deposited; and
FIG. 13 is similar to FIG. 12 except that a layer of intrinsic polycrystalline silicon has been deposited on the doped layer of polycrystalline silicon.
In the drawings, the thicknesses of the various layers of material have been modified for clarity of illustration and are not necessarily true to scale.
DETAILED DESCRIPTION OF THE INVENTION
Referring to FIGS. 1-3, the present invention is a method of providing a predetermined level and state of (i.e., tensile or compressive) stress in a film deposited on a surface 20 of a substrate 22. By selectively controlling the stress in the film, the forces such film imparts to adjacent regions of substrate 22 may be precisely controlled.
More specifically, one embodiment of the present invention involves depositing a layer 24 of crystalline material on surface 20 of substrate 22 and then depositing a layer 26 of crystallizable material on layer 24, as illustrated in FIG. 3. Then, layers 24 and 26 are heated so as to cause layer 26 to at least partially crystallize.
Upon crystallizing, the volume of space occupied by layer 26 changes. The amount of such change, and whether the volume increases or decreases, will vary as a function of the material used as layer 26. However, for most materials, the volume occupied by the layer 26 decreases upon crystallizing. Thus, in the following description of the invention, it is assumed layer 26 is made from a material that decreases in volume upon crystallizing.
As a consequence of the crystallization of layer 26, the level of stress in the layer is reduced, or, in some cases, the state of the stress in the layer is changed. The state and level of stress in layer 26 after crystallization varies primarily as a function of the composition and thickness of the layer. Thus, by appropriate selection of materials for layer 26, and by depositing layer 26 to an appropriate thickness, the state and level of stress in the layer may be precisely controlled. By controlling the stress in layer 26 in this manner, the forces such layer applies to layer 24, and hence to adjacent regions of substrate 22, may also be precisely controlled.
As an indication of the change in stress in layer 26 that occurs as a consequence of the crystallization thereof, reference should be made to FIG. 4 in which the stress level in an exemplary layer 26 before and after crystallization is illustrated graphically. Layer 26 consisted of intrinsic amorphous silicon deposited to a thickness of 4000 Å. Layer 26 was deposited on a layer 24 of polycrystalline silicon ("poly-Si") having a thickness of about 800 Å. As indicated by line 32 in FIG. 4, layer 26, as originally deposited, had a compressive stress of about 300 MPa (3×109 dynes/cm2). Layer 26 was then gradually heated to about 700° C., thereby causing the stress in the layer to decrease very gradually with increases in temperature up to about the 600-700° C. range. When the temperature of layer 26 reached this 600-700° C. range, the compressive stress in layer 26 began decreasing very rapidly and ultimately became tensile. After layer 26 was cooled to about 400° C., the level of tensile stress in the layer stabilized at about 200 MPa (2×109 dynes/cm2), as indicated by line 34.
A range of materials ray be used for layers 24 and 26, the primary required, being that layer 26 exist and be depositable in an amorphous state and be crystallizable upon heating. Thus, suitable materials for layers 24 and 26 include semiconductors, metals and salts, with silicon being preferred. Such materials may be deposited on substrate 22 by conventional techniques such as sputtering or chemical vapor deposition ("CVD"). Regardless of the technique used for depositing layers 24 and 26, it is important that the layers be deposited so as to adhere securely to one another and/or to substrate 22, as the case may be. Such adhesion is required so that stresses in the layers may be transmitted to adjacent regions of the substrate.
When layers 24 and 26 are made from semiconductor materials such as silicon, i.e., polycrystalline silicon for layer 24 and amorphous silicon for layer 26, it may be desirable to include an impurity, e.g., boron, in the layers. One technique for achieving a substantially uniform impurity concentration throughout both layers 24 and 26 involves depositing layer 24 so that it is doped to a higher impurity concentration than is ultimately desired and then depositing layer 26 as intrinsic amorphous material. When layers 24 and 26 are heated to cause layer 26 to crystallize, the impurities in layer 24 will diffuse into layer 26 such that the impurity concentration throughout layers 24 and 26 is substantially uniform. A particular advantage of this approach to doping layers 24 and 26 is that relatively low (i.e., 1E19/cm3 to 3E19/cm3 ) impurity concentrations are obtainable in layers 24 and 26 after heating. It tends to be difficult under certain circumstances to routinely and repeatably obtain such relatively low impurity concentrations in polycrystalline silicon used as a structure in various semiconductor devices. Furthermore, it appears that (1) when layer 24 is P-type poly-Si and layer 26 i intrinsic or P-type amorphous silicon and (2) when the dopant concentration in layers and 26, after heating, is maintained in the 1E19/cm3 to 3E19/cm3 range, the stress in such layers is lower than when the dopant concentration is in the more conventional range of 1E20/cm3 to 1E21/cm3.
Although the foregoing technique for doping layers 24 and 26 is preferred, in some cases it may be desirable to deposit layer 24 as intrinsic polycrystalline silicon and layer 26 as doped amorphous silicon. By adding a dopant such as boron to the amorphous silicon layer by known diffusion techniques, the temperature at which the layer must be deposited to retain its amorphous structure decreases. In other cases, it may be desirable to deposit layer 24 as doped polycrystalline silicon and layer 26 as doped amorphous silicon. Furthermore, under certain circumstances, it may be desirable to deposit layer 26 directly on surface 20 of substrate 22 and then deposit layer 24 on top of layer 26.
When layers 24 and 26 are made from silicon, the layers may be satisfactorily deposited on surface 20 of substrate 22 using low pressure chemical vapor deposition ("LPCVD") processes. Such processes may be performed, for instance, using a LPCVD apparatus of the type sold by General Signal Thinfilm Corporation, Fremont, Calif. Although the specific operating parameters for the LPCVD apparatus will vary depending upon the apparatus used, for a General Signal LPCVD furnace, the temperature and pressure operating parameters required for the deposition of intrinsic amorphous silicon as layer 26 are set forth in FIG. 5. To ensure the silicon for layer 26 is deposited in the amorphous state, a set of operating parameters falling to the left of the diagonal line identified by reference numeral 36 should be selected.
The forces applied by layers 24 and 26 to adjacent regions of substrate 22 may be determined based on empirical testing. Such testing involves depositing layers 24 and 26 at a range of different thicknesses and impurity concentrations, and then measuring the deformation of surface 20 of substrate 22 using, for instance, known reflectivity measuring techniques. Such reflectivity measurements may be performed using a reflectivity tool of the type manufactured by Flexus, Inc., 544 Weddel Drive, Suite 7, Sunnyvale, Calif. By correlating the characteristics of layers 24 and 26 with the type (i.e., convex or concave) and extent of deformation of surface 20, the deposition parameters required to achieve layers 24 and 26 that impart the desired forces to adjacent regions of substrate 22 may be determined.
In practice, the ratio of the thicknesses of crystalline layer 24 and the amorphous layer 26 may vary over a relatively wide range, depending upon the desired impurity concentration, stress, and overall thickness of the layers. However, satisfactory ratios for the thicknesses of layers 24 and 26 when made from relatively heavily doped poly-Si and intrinsic amorphous silicon, respectively, tend to be about 1:10.
The above-described method of controlling the state and level of stress in a film deposited on a substrate may be used to fill the trench of a trench-storage capacitor of the type used in the current generation of trench-storage DRAMs. Thus, when used as the fill for a deep trench, layers 24 and 26 are deposited in accordance with the deposition techniques and parameters discussed above. The stress in such trench fill may be precisely controlled, as also discussed above.
By controlling the amount and type of stress in the trench fill, the forces such fill applies to portions of the DRAM substrate adjacent the trench may be precisely controlled. By controlling such forces, the formation of dislocations in the substrate adjacent the trench may be reduced significantly. Because such dislocations apparently provide a pathway through which charge may leak from the capacitor, by reducing the formation of dislocations, it is believed that the retention time of the associated DRAM will increase.
EXAMPLE 1
Referring to FIGS. 6-8, the method described above was used in the fabrication of a deep-trench capacitor for a trench-storage DRAM device. More specifically, the method was used to fill a plurality of trenches 38 in a silicon substrate 22, each having a depth of about 9 μm, a width of about 7000 Å and substantially vertical walls (i.e., walls that do not bow inwardly or outwardly). A dielectric material, such as silicon nitride or a thermal oxide, was deposited on the walls of the trench prior to initiation of the trench fill process described hereinafter.
As the first step, a relatively thin, i.e., about 100 Å thick, layer 40 of intrinsic polycrystalline silicon was deposited on the walls of each trench 38 and adjacent surface regions of substrate 22. Deposition of this layer was accomplished using a LPCVD furnace of the type manufactured by General Signal Technology Corporation, at a temperature of 560° C., a pressure of 150 μT, with a SiH4 flow rate of 350 sccm, a H2 flow rate of 30 sccm, for about 2 minutes. Layer 40 was deposited to ensure the furnace had reached steady-state operation prior to the deposition of layer 24.
Next, a layer 24 of relatively lightly doped P-type polycrystalline silicon was deposited on layer 40 while the substrate remained positioned in the LPCVD furnace used for the deposition of layer 40. The process for depositing layer 24 was the same as that described above with respect to layer 40, except that a 1% BCL3 flow of 45 sccm is added and the deposition process is conducted for about 17 minutes rather than about 2 minutes. This deposition step produced a layer 24 of polycrystalline silicon having a thickness of about 800 Å and a dopant concentration of about about 2E20/cm3.
Then, with substrate 22 remaining in the LPCVD furnace, a layer 26 of intrinsic amorphous silicon was deposited on layer 24 to a depth such that the remaining opening in each trench 38 was filled with amorphous silicon. The deposition parameters for layer 26 were the same as those for layer 40, discussed above, except that the deposition time was increased from about 2 minutes to about 6 hours and 10 minutes. Layer 26 had a thickness of about 5200 Å.
Finally, substrate 22 was annealed at about 950° C. in a nitrogen atmosphere for about 20 minutes. This annealing step caused the impurities in layer 24 to diffuse relatively evenly throughout layers 40 and 26, such that these layers had a relatively uniform dopant level of about 1E19/cm3. In addition, the annealing step caused layer 26 to crystallize, thereby causing the layer to shrink.
After completion of the annealing step, the stress in the film consisting of layers 24, 26 and 40 was measured. This film was found to have a tensile stress of about 200 MPa (2×109 dynes/cm2). By comparison, layer 26 had a compressive stress of about 300 MPa (3×109 dynes/cm2) as originally deposited. Reflectivity measurements of substrate 22 revealed a change in curvature of the top surface of the substrate, i.e., the top surface became more planar. Such change in configuration of substrate 22 has been attributed to a reduction in the amount the walls of each trench 38 bow outwardly due to a decrease in the stress in the film consisting of layers 24, 26 and 40 used to fill the trench. By contrast, in cases where a deep trench was filled entirely with poly-Si, the stresses in such poly-Si fill have been determined to cause the walls of such trench to bow outwardly a significant amount. Such outward deflection of the trench walls is believed to introduce dislocations into adjacent portions of the silicon substrate after subsequent process steps such as oxidation or ion implantation.
Referring to FIG. 9, as those of ordinary skill in the art appreciate, the fabrication of a trench-storage DRAM requires the formation of certain additional structure positioned adjacent, and electrically coupled with, the material used to fill trench 38. Techniques for fabricating associated structure such as access transistors for controlling the release of charge stored in trench 38, are disclosed, for instance, in U.S. Pat. No. 4,688,063 to Lu et al, issued Aug. 17, 1987 (the "'063 patent"), and U.S. Pat. No. 4,801,988 to Kenney, issued. Jan. 31, 1989 (the "'988 patent"), which patents are incorporated herein by reference. Techniques for forming structure for electrically coupling such associated structure with the trench capacitor are disclosed in U.S. Pat. No. 4,873,205 (the "'205 patent") to Critchlow et al., which patent is incorporated herein by reference.
Thus, in fabricating a DRAM 44 (FIG. 9) in which the trench is filled with material in accordance with the process described above, an access transistor 46 is formed adjacent the trench. Known fabrication techniques of the type described in the '063 and '988 patents may be used to fabricate transistor 46. Additionally, prior to filling trench 38 with layers 24 and 26, or layers 40, 24 and 26, as desired, a layer 48 of insulating material is deposited on the walls of trench 38. One electrode of the trench storage capacitor is formed at the interface of the insulating layer 48 and the trench fill material 50 which comprises the combination of layers 24 and 26 or layers 40, 24 and 26, as desired. The second electrode is formed at the interface of insulating layer 48 and portions of the substrate adjacent trench 38. Although not clearly illustrated in FIG. 9, structure is also provided for electrically connecting transistor 46 with the first electrode of the capacitor. Techniques for forming such structure are disclosed in the '205 patent. Other aspects of the fabrication of a DRAM 44 in which the trench of the capacitor is filled with material in accordance with the method of the present invention are disclosed in the '063, '988, and '205 patents, including techniques for forming an array (not shown) of DRAMs 44.
The method of the present invention may also be used in conjunction with a wide range of other processes in which it is desired to apply predetermined forces to portions of a structure adjacent the surface on which the film is deposited. For instance, the present invention has application in the manufacture of micro-mechanical devices in silicon substrates of the type disclosed by R. Howe et al. in the abstract entitled "Polycrystalline Silicon Micromechanical Beams," published by the Electrochemical Society, Inc, Extended Abstracts of the Electronics Division, Spring Meeting, May 9-14, 1982. When used in this manner, the first step of the above-described method, i.e., depositing a layer of crystalline material (e.g., poly-Si), may be omitted. Thus, the layer of amorphous material is deposited directly on the surface of the substrate in accordance with the temperature and pressure deposition parameters discussed above.
As discussed briefly above, due to intrinsic or thermal stresses present in poly-Si micromechanical structures, the configuration of such structures may deviate from what is desired. For instance, under certain circumstances, micromechanical cantilever beams may bow upwardly or downwardly due to stresses present in the beams, as illustrated FIG. 10 with respect to beam 60. Such deformation of the beams can adversely affect the pressure sensing, light deflection or other functions to be accomplished by the beams.
To overcome this problem, a layer 62 of amorphous material may be deposited on a surface of the beam and then annealed so as to cause the layer to at least partially crystallize. For most amorphous materials, such crystallizing cause layer 62 to shrink, thereby decreasing the level and/or state of stress in the layer. By appropriate selection of materials, layer thickness and/or dopant levels, the change in stress in layer 62 may be precisely tailored such that after annealing the layer imparts those forces to beam 60 required to reduce or eliminate the deformation. As illustrated in FIG. 11, after annealing, layer 62 imparts forces to beam 60 that eliminate the bowing of the beam. The precise thickness and/or dopant levels of layer 62 required to eliminate the deformation of beam 60 may be empirically determined using the reflectivity measurement technique discussed above. When layer 62 is made from amorphous silicon, the layer may be deposited using a LPCVD furnace operated in accordance with the parameters set forth in FIG. 5, as discussed above.
As discussed above, it is believed that the stress in a P-type poly-Si film having a dopant concentration in the range 1E19/cm3 to 3E19/cm3 is lower than the stress in a P-type poly-Si film having a dopant concentration in the more conventional range of 1E20/cm3 to 1E21/cm3. Another embodiment of the invention, illustrated in FIGS. 12 and 13, relies on this finding as a technique for reducing stress in a poly-Si film.
As the first step in the method of this alternative embodiment, a layer 70 of relatively lightly doped P-type poly-Si is deposited on a substrate 22 using conventional LPCVD techniques, as discussed above. Then, a layer 72 of undoped poly-Si is deposited on layer 70, also using conventional LPCVD technique of the type discussed above. Finally, layers 70 and 72 are heated for a time and to a temperature sufficient to cause the dopant in layer 70 to diffuse substantially evenly throughout layer 72.
The dopant concentration of layer 70 is selected so that after the heating step, the dopant concentration in layers 70 and 72 ranges from 1E19/cm3 to 3E19/cm3. The dopant concentration of layer 70, as originally deposited, required to achieve a dopant concentration of 1E19/cm3 to 3E19/cm3 will vary as a function of the relative thicknesses of layers 70 and 72. However, in one version of the method, layer 70 is originally deposited at a boron dopant concentration of 1E20/cm3 and a thickness of 800 Å, with the intrinsic poly-Si layer 72 having a thickness of 3,200 Å. In this example, layer 70 and 72 were heated to a temperature of 950° C. for about 20 minutes. The resultant dopant concentration in the film consisting of layers 70 and 72 was about 5E18/cm3 to 3E19/cm3.
The influence of relatively low dopant levels on the stress in layers 70 and 72 has been demonstrated most convincingly when these layers are made from P-type poly-Si. Although the mechanism(s) responsible for the reduction in stress in layers 70 and 72 as a result of relatively light doping levels is not entirely understood, it is believed that with respect to P-type poly-Si, the relatively large difference in ionic radius of boron atoms (0.23 Å) and silicon atoms (0.41 Å) is responsible for the stress reduction. In this regard, it is hypothesized that the space occupied by the crystalline lattice of the poly-Si decreases due to the smaller ionic radius of boron atoms. Such reduction in space apparently decreases the volume occupied by layer 70 which in turn is believed to decrease the stress in the layer. By decreasing the stress in layer 70, the forces applied by the composite layer consisting of layers 70 and 72 will be reduced.
The ionic radius of dopant materials such as arsenic and phosphorous used in N-type poly-Si more closely approximates the ionic radius of silicon. Therefore, it is believed that little stress reduction will occur in N-type poly-Si by decreasing the dopant concentration to the range achieved with P-type poly-Si, i.e., 5E18/cm3 to 3E19/cm3. Thus, it is preferred that layers 70 and 72 be made from P-type poly-Si.
Layers 70 and 72 may be used as fill for a deep trench (not shown) of the type used in trench-storage DRAMs. As discussed above, by minimizing the stress in the fill for deep trenches, the forces such fill apply to adjacent portions of the substrate in which the deep trench is formed are reduced. Such reduction is, in turn, believed to reduce the incidence of dislocations in regions of the substrate adjacent the trench.
The precise level of stress in layers 70 and 72 may be controlled by empirically determining the relationship between (1) the dopant concentration of layer 70 and the thicknesses of layer 70 and 72, and (2) the stress in such layers after annealing. Such empirical determination may be made using reflectivity measurements of the type discussed above.
Since certain changes may be made in the process described herein, it is intended that the foregoing description and accompanying drawings shall be interpreted in an illustrative and not in a limiting sense.

Claims (2)

What is claimed is:
1. A method of filling a trench in a silicon substrate, the method comprising the steps of:
(a) depositing a first layer of intrinsic silicon on the walls of the trench;
(b) depositing a second layer of doped polycrystalline silicon on said first layer;
(c) depositing a third layer of amorphous silicon on said second layer; and
(d) annealing the substrate for a time and at a temperature sufficient (i) to cause dopant in said second layer to diffuse into said third layer and (ii) to cause said third layer to crystallize.
2. A method for controlling an amount of stress imparted to a substrate comprising the steps of:
(a) depositing a first layer of intrinsic polycrystalline silicon on walls of a trench;
(b) after step (a) depositing a first layer of doped polycrystalline silicon on the walls of the trench;
(c) depositing amorphous silicon on the polycrystalline silicon to fill the trench; and
(d) heating the substrate to (i) at least partially crystallize the amorphous silicon, (ii) to reduce compressive stress in the deposited layers filling the trench upon crystallization of the amorphous silicon, (iii) to diffuse dopant from the doped polycrystalline silicon into the amorphous silicon, and (iv) to impart a compressive stress from the deposited layers to the substrate upon crystallization of the amorphous silicon.
US08/607,621 1992-06-26 1996-02-27 Method of controlling stress in a film Expired - Fee Related US5913125A (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US08/607,621 US5913125A (en) 1992-06-26 1996-02-27 Method of controlling stress in a film
US08/944,852 US6328794B1 (en) 1993-06-26 1997-10-06 Method of controlling stress in a film

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US90557692A 1992-06-26 1992-06-26
US30011494A 1994-09-02 1994-09-02
US08/607,621 US5913125A (en) 1992-06-26 1996-02-27 Method of controlling stress in a film

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US30011494A Continuation 1992-06-26 1994-09-02

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US08/944,852 Division US6328794B1 (en) 1993-06-26 1997-10-06 Method of controlling stress in a film

Publications (1)

Publication Number Publication Date
US5913125A true US5913125A (en) 1999-06-15

Family

ID=25421070

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/607,621 Expired - Fee Related US5913125A (en) 1992-06-26 1996-02-27 Method of controlling stress in a film

Country Status (2)

Country Link
US (1) US5913125A (en)
JP (1) JPH0799771B2 (en)

Cited By (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6096626A (en) * 1998-09-03 2000-08-01 Micron Technology, Inc. Semiconductor structures and semiconductor processing methods of forming silicon layers
US6197669B1 (en) * 1999-04-15 2001-03-06 Taiwan Semicondcutor Manufacturing Company Reduction of surface defects on amorphous silicon grown by a low-temperature, high pressure LPCVD process
US6271100B1 (en) 2000-02-24 2001-08-07 International Business Machines Corporation Chemically enhanced anneal for removing trench stress resulting in improved bipolar yield
US6297128B1 (en) * 1999-01-29 2001-10-02 Vantis Corporation Process for manufacturing shallow trenches filled with dielectric material having low mechanical stress
US6328794B1 (en) * 1993-06-26 2001-12-11 International Business Machines Corporation Method of controlling stress in a film
US6468845B1 (en) * 1992-12-25 2002-10-22 Hitachi, Ltd. Semiconductor apparatus having conductive thin films and manufacturing apparatus therefor
DE10120053A1 (en) * 2001-04-24 2002-11-14 Infineon Technologies Ag Stress-reduced layer system
US20030030091A1 (en) * 2001-08-13 2003-02-13 Amberwave Systems Corporation Dynamic random access memory trench capacitors
EP1296361A1 (en) * 2001-09-13 2003-03-26 STMicroelectronics S.r.l. A process of forming an interface free layer of silicon on a substrate of monocrystalline silicon
US6583462B1 (en) 2000-10-31 2003-06-24 International Business Machines Corporation Vertical DRAM having metallic node conductor
US6627508B1 (en) 1997-08-20 2003-09-30 Micron Technology, Inc. Method of forming capacitors containing tantalum
US6630426B1 (en) 2000-01-12 2003-10-07 Teracomm Research Inc. Method of increasing the critical temperature of a high critical temperature superconducting film and a superconducting structure made using the method
US6730559B2 (en) * 1998-04-10 2004-05-04 Micron Technology, Inc. Capacitors and methods of forming capacitors
US6773981B1 (en) 1998-02-28 2004-08-10 Micron Technology, Inc. Methods of forming capacitors
US6953721B2 (en) 2000-02-23 2005-10-11 Micron Technology, Inc. Methods of forming a capacitor with an amorphous and a crystalline high K capacitor dielectric region
US20050285150A1 (en) * 2004-05-17 2005-12-29 Infineon Technologies Ag Field effect transistor, transistor arrangement and method for producing a semiconducting monocrystalline substrate and a transistor arrangement
US8318575B2 (en) 2011-02-07 2012-11-27 Infineon Technologies Ag Compressive polycrystalline silicon film and method of manufacture thereof
WO2011001293A3 (en) * 2009-06-29 2013-11-14 Freescale Semiconductor, Inc. Method of forming an electromechanical transducer device
US8685828B2 (en) 2011-01-14 2014-04-01 Infineon Technologies Ag Method of forming a capacitor
US20150249132A1 (en) * 2014-02-28 2015-09-03 Stmicroelectronics (Rousset) Sas Integrated circuit comprising components, for example nmos transistors, having active regions with relaxed compressive stresses
US9263518B2 (en) 2013-06-13 2016-02-16 Stmicroelectronics (Rousset) Sas Component, for example NMOS transistor, with active region with relaxed compression stresses, and fabrication method
US9401410B2 (en) * 2014-11-26 2016-07-26 Texas Instruments Incorporated Poly sandwich for deep trench fill
US9640493B2 (en) 2014-08-29 2017-05-02 Stmicroelectronics (Rousset) Sas Method for fabrication of an integrated circuit rendering a reverse engineering of the integrated circuit more difficult and corresponding integrated circuit
US9673273B2 (en) 2014-04-25 2017-06-06 Texas Instruments Incorporated High breakdown n-type buried layer
US9837271B2 (en) 2014-07-18 2017-12-05 Asm Ip Holding B.V. Process for forming silicon-filled openings with a reduced occurrence of voids
US10460932B2 (en) 2017-03-31 2019-10-29 Asm Ip Holding B.V. Semiconductor device with amorphous silicon filled gaps and methods for forming
FR3139940A1 (en) * 2022-09-19 2024-03-22 Stmicroelectronics (Crolles 2) Sas Method for filling a trench formed in a semiconductor substrate

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5543348A (en) * 1995-03-29 1996-08-06 Kabushiki Kaisha Toshiba Controlled recrystallization of buried strap in a semiconductor memory device

Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3504184A1 (en) * 1985-02-07 1986-08-07 Siemens AG, 1000 Berlin und 8000 München Process for preparing polycrystalline silicon layers having smooth surfaces
US4645564A (en) * 1984-04-19 1987-02-24 Nippon Telegraph & Telephone Public Corporation Method of manufacturing semiconductor device with MIS capacitor
US4666556A (en) * 1986-05-12 1987-05-19 International Business Machines Corporation Trench sidewall isolation by polysilicon oxidation
JPS62124736A (en) * 1985-11-25 1987-06-06 Matsushita Electric Ind Co Ltd Silicon thin-film and manufacture thereof
US4688063A (en) * 1984-06-29 1987-08-18 International Business Machines Corporation Dynamic ram cell with MOS trench capacitor in CMOS
US4748133A (en) * 1987-06-26 1988-05-31 Motorola Inc. Deposition of amorphous silicon for the formation of interlevel dielectrics in semiconductor memory devices
EP0281233A1 (en) * 1987-01-30 1988-09-07 AT&T Corp. Improved formation of dielectric on deposited silicon
US4801988A (en) * 1986-10-31 1989-01-31 International Business Machines Corporation Semiconductor trench capacitor cell with merged isolation and node trench construction
US4803535A (en) * 1986-03-03 1989-02-07 Fujitus Limited Dynamic random access memory trench capacitor
US4873205A (en) * 1987-12-21 1989-10-10 International Business Machines Corporation Method for providing silicide bridge contact between silicon regions separated by a thin dielectric
JPH01304723A (en) * 1988-06-01 1989-12-08 Matsushita Electric Ind Co Ltd Preparation of semiconductor device
JPH0272658A (en) * 1988-09-07 1990-03-12 Nec Corp Manufacture of semiconductor element
US4931897A (en) * 1989-08-07 1990-06-05 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing semiconductor capacitive element
US5141892A (en) * 1990-07-16 1992-08-25 Applied Materials, Inc. Process for depositing highly doped polysilicon layer on stepped surface of semiconductor wafer resulting in enhanced step coverage

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4645564A (en) * 1984-04-19 1987-02-24 Nippon Telegraph & Telephone Public Corporation Method of manufacturing semiconductor device with MIS capacitor
US4688063A (en) * 1984-06-29 1987-08-18 International Business Machines Corporation Dynamic ram cell with MOS trench capacitor in CMOS
DE3504184A1 (en) * 1985-02-07 1986-08-07 Siemens AG, 1000 Berlin und 8000 München Process for preparing polycrystalline silicon layers having smooth surfaces
JPS62124736A (en) * 1985-11-25 1987-06-06 Matsushita Electric Ind Co Ltd Silicon thin-film and manufacture thereof
US4803535A (en) * 1986-03-03 1989-02-07 Fujitus Limited Dynamic random access memory trench capacitor
US4666556A (en) * 1986-05-12 1987-05-19 International Business Machines Corporation Trench sidewall isolation by polysilicon oxidation
US4801988A (en) * 1986-10-31 1989-01-31 International Business Machines Corporation Semiconductor trench capacitor cell with merged isolation and node trench construction
EP0281233A1 (en) * 1987-01-30 1988-09-07 AT&T Corp. Improved formation of dielectric on deposited silicon
US4748133A (en) * 1987-06-26 1988-05-31 Motorola Inc. Deposition of amorphous silicon for the formation of interlevel dielectrics in semiconductor memory devices
US4873205A (en) * 1987-12-21 1989-10-10 International Business Machines Corporation Method for providing silicide bridge contact between silicon regions separated by a thin dielectric
JPH01304723A (en) * 1988-06-01 1989-12-08 Matsushita Electric Ind Co Ltd Preparation of semiconductor device
US4977104A (en) * 1988-06-01 1990-12-11 Matsushita Electric Industrial Co., Ltd. Method for producing a semiconductor device by filling hollows with thermally decomposed doped and undoped polysilicon
JPH0272658A (en) * 1988-09-07 1990-03-12 Nec Corp Manufacture of semiconductor element
US4931897A (en) * 1989-08-07 1990-06-05 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing semiconductor capacitive element
US5141892A (en) * 1990-07-16 1992-08-25 Applied Materials, Inc. Process for depositing highly doped polysilicon layer on stepped surface of semiconductor wafer resulting in enhanced step coverage

Non-Patent Citations (14)

* Cited by examiner, † Cited by third party
Title
"Low-Stress Tungsten Films," Ahn et al., IBM TDB, Jan. 1987, vol. 29, No. 8, pp. 3645-3646.
"Polycrystalline Silicon Micromechanical Beams," Howe et al., The Electrochemical Society, Inc., May 1982, pp. 184-185.
Adamczewska "Stress in Chemically Vapour-Deposited Silicon Films" Thin Solid Films 113 (1984) 271-285.
Adamczewska Stress in Chemically Vapour Deposited Silicon Films Thin Solid Films 113 (1984) 271 285. *
English translation of JP 0227658 (Watanabe). *
English translation of JP-0227658 (Watanabe).
Low Stress Tungsten Films, Ahn et al., IBM TDB, Jan. 1987, vol. 29, No. 8, pp. 3645 3646. *
Miura "Crystallization-induced Stress in Silicon Thin Films" Appl. Phys. Lett Jun. 1 1992.
Miura Crystallization induced Stress in Silicon Thin Films Appl. Phys. Lett Jun. 1 1992. *
Murarka et al. "Effect of Phosphorus Doping on Stress in Silicon and Polycrystalline Silicon" J. App. Phys. Apr. 1983 2069-2072.
Murarka et al. Effect of Phosphorus Doping on Stress in Silicon and Polycrystalline Silicon J. App. Phys. Apr. 1983 2069 2072. *
Polycrystalline Silicon Micromechanical Beams, Howe et al., The Electrochemical Society, Inc., May 1982, pp. 184 185. *
Silicon Processing For The VLSI ERA vol.1: Process Technology, Stanley Wolf Ph.D., Richard N. Tauber Ph.D, Lattic Press Sunset Beach, California, Copyright © 1986.
Silicon Processing For The VLSI ERA vol.1: Process Technology, Stanley Wolf Ph.D., Richard N. Tauber Ph.D, Lattic Press Sunset Beach, California, Copyright 1986. *

Cited By (65)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6468845B1 (en) * 1992-12-25 2002-10-22 Hitachi, Ltd. Semiconductor apparatus having conductive thin films and manufacturing apparatus therefor
US7442593B2 (en) 1992-12-25 2008-10-28 Renesas Technology Corp. Method of manufacturing semiconductor device having conductive thin films
US20060252186A1 (en) * 1992-12-25 2006-11-09 Takashi Nakajima Method of manufacturing semiconductor device having conductive thin films
US7091520B2 (en) 1992-12-25 2006-08-15 Renesas Technology Corp. Method of manufacturing semiconductor device having conductive thin films
US20030032264A1 (en) * 1992-12-25 2003-02-13 Takashi Nakajima Method of manufacturing semiconductor device having conductive thin films
US6328794B1 (en) * 1993-06-26 2001-12-11 International Business Machines Corporation Method of controlling stress in a film
US6627508B1 (en) 1997-08-20 2003-09-30 Micron Technology, Inc. Method of forming capacitors containing tantalum
US6773981B1 (en) 1998-02-28 2004-08-10 Micron Technology, Inc. Methods of forming capacitors
US7166885B2 (en) 1998-04-10 2007-01-23 Micron Technology, Inc. Semiconductor devices
US6730559B2 (en) * 1998-04-10 2004-05-04 Micron Technology, Inc. Capacitors and methods of forming capacitors
US20060043453A1 (en) * 1998-04-10 2006-03-02 Micron Technology, Inc. Semiconductor devices
US6995419B2 (en) 1998-04-10 2006-02-07 Micron Technology, Inc. Semiconductor constructions having crystalline dielectric layers
US20050118761A1 (en) * 1998-04-10 2005-06-02 Agarwal Vishnu K. Semiconductor constructions having crystalline dielectric layers
US6891217B1 (en) 1998-04-10 2005-05-10 Micron Technology, Inc. Capacitor with discrete dielectric material
US6455400B1 (en) 1998-09-03 2002-09-24 Micron Technology, Inc. Semiconductor processing methods of forming silicon layers
US6166395A (en) * 1998-09-03 2000-12-26 Micron Technology, Inc. Amorphous silicon interconnect with multiple silicon layers
US6096626A (en) * 1998-09-03 2000-08-01 Micron Technology, Inc. Semiconductor structures and semiconductor processing methods of forming silicon layers
US6455912B1 (en) 1999-01-29 2002-09-24 Vantis Corporation Process for manufacturing shallow trenches filled with dielectric material having low mechanical stress
US6297128B1 (en) * 1999-01-29 2001-10-02 Vantis Corporation Process for manufacturing shallow trenches filled with dielectric material having low mechanical stress
US6197669B1 (en) * 1999-04-15 2001-03-06 Taiwan Semicondcutor Manufacturing Company Reduction of surface defects on amorphous silicon grown by a low-temperature, high pressure LPCVD process
US6630426B1 (en) 2000-01-12 2003-10-07 Teracomm Research Inc. Method of increasing the critical temperature of a high critical temperature superconducting film and a superconducting structure made using the method
US20060180844A1 (en) * 2000-02-23 2006-08-17 Agarwal Vishnu K Integrated circuitry and method of forming a capacitor
US7446363B2 (en) 2000-02-23 2008-11-04 Micron Technology, Inc. Capacitor including a percentage of amorphous dielectric material and a percentage of crystalline dielectric material
US7005695B1 (en) 2000-02-23 2006-02-28 Micron Technology, Inc. Integrated circuitry including a capacitor with an amorphous and a crystalline high K capacitor dielectric region
US6953721B2 (en) 2000-02-23 2005-10-11 Micron Technology, Inc. Methods of forming a capacitor with an amorphous and a crystalline high K capacitor dielectric region
US6271100B1 (en) 2000-02-24 2001-08-07 International Business Machines Corporation Chemically enhanced anneal for removing trench stress resulting in improved bipolar yield
US6583462B1 (en) 2000-10-31 2003-06-24 International Business Machines Corporation Vertical DRAM having metallic node conductor
US7199414B2 (en) 2001-04-24 2007-04-03 Infineon Technologies Ag Stress-reduced layer system for use in storage capacitors
DE10120053A1 (en) * 2001-04-24 2002-11-14 Infineon Technologies Ag Stress-reduced layer system
US20040159873A1 (en) * 2001-04-24 2004-08-19 Matthias Goldbach Strees-reduced layer system for use in storage capacitors
US7408214B2 (en) 2001-08-13 2008-08-05 Amberwave Systems Corporation Dynamic random access memory trench capacitors
US6891209B2 (en) * 2001-08-13 2005-05-10 Amberwave Systems Corporation Dynamic random access memory trench capacitors
US20050067647A1 (en) * 2001-08-13 2005-03-31 Amberwave Systems Corporation Methods of forming dynamic random access memory trench capacitors
US20050035389A1 (en) * 2001-08-13 2005-02-17 Amberwave Systems Corporation Dynamic random access memory trench capacitors
US7410861B2 (en) 2001-08-13 2008-08-12 Amberwave Systems Corporation Methods of forming dynamic random access memory trench capacitors
US20080265299A1 (en) * 2001-08-13 2008-10-30 Mayank Bulsara Strained channel dynamic random access memory devices
US20030030091A1 (en) * 2001-08-13 2003-02-13 Amberwave Systems Corporation Dynamic random access memory trench capacitors
US8253181B2 (en) 2001-08-13 2012-08-28 Taiwan Semiconductor Manufacturing Company, Ltd. Strained channel dynamic random access memory devices
US6806170B2 (en) 2001-09-13 2004-10-19 Stmicroelectronics S.R.L. Method for forming an interface free layer of silicon on a substrate of monocrystalline silicon
EP1296361A1 (en) * 2001-09-13 2003-03-26 STMicroelectronics S.r.l. A process of forming an interface free layer of silicon on a substrate of monocrystalline silicon
US7385256B2 (en) 2004-05-17 2008-06-10 Infineont Technologies Ag Transistor arrangement in monocrystalline substrate having stress exerting insulators
US20050285150A1 (en) * 2004-05-17 2005-12-29 Infineon Technologies Ag Field effect transistor, transistor arrangement and method for producing a semiconducting monocrystalline substrate and a transistor arrangement
WO2011001293A3 (en) * 2009-06-29 2013-11-14 Freescale Semiconductor, Inc. Method of forming an electromechanical transducer device
US9196675B2 (en) 2011-01-14 2015-11-24 Infineon Technologies Ag Capacitor and method of forming a capacitor
US8685828B2 (en) 2011-01-14 2014-04-01 Infineon Technologies Ag Method of forming a capacitor
US9881991B2 (en) 2011-01-14 2018-01-30 Infineon Technologies Ag Capacitor and method of forming a capacitor
US9583559B2 (en) 2011-02-07 2017-02-28 Infineon Technologies Ag Capacitor having a top compressive polycrystalline plate
US9012295B2 (en) 2011-02-07 2015-04-21 Infineon Technologies Ag Compressive polycrystalline silicon film and method of manufacture thereof
US8318575B2 (en) 2011-02-07 2012-11-27 Infineon Technologies Ag Compressive polycrystalline silicon film and method of manufacture thereof
US9263518B2 (en) 2013-06-13 2016-02-16 Stmicroelectronics (Rousset) Sas Component, for example NMOS transistor, with active region with relaxed compression stresses, and fabrication method
US9899476B2 (en) 2014-02-28 2018-02-20 Stmicroelectronics (Rousset) Sas Integrated circuit comprising components, for example NMOS transistors, having active regions with relaxed compressive stresses
US9269771B2 (en) * 2014-02-28 2016-02-23 Stmicroelectronics (Rousset) Sas Integrated circuit comprising components, for example NMOS transistors, having active regions with relaxed compressive stresses
US10770547B2 (en) 2014-02-28 2020-09-08 Stmicroelectronics (Rousset) Sas Integrated circuit comprising components, for example NMOS transistors, having active regions with relaxed compressive stresses
US10490632B2 (en) 2014-02-28 2019-11-26 Stmicroelectronics (Rousset) Sas Integrated circuit comprising components, for example NMOS transistors, having active regions with relaxed compressive stresses
US10211291B2 (en) 2014-02-28 2019-02-19 Stmicroelectronics (Rousset) Sas Integrated circuit comprising components, for example NMOS transistors, having active regions with relaxed compressive stresses
US20150249132A1 (en) * 2014-02-28 2015-09-03 Stmicroelectronics (Rousset) Sas Integrated circuit comprising components, for example nmos transistors, having active regions with relaxed compressive stresses
US9673273B2 (en) 2014-04-25 2017-06-06 Texas Instruments Incorporated High breakdown n-type buried layer
US9837271B2 (en) 2014-07-18 2017-12-05 Asm Ip Holding B.V. Process for forming silicon-filled openings with a reduced occurrence of voids
US9780045B2 (en) 2014-08-29 2017-10-03 Stmicroelectronics (Rousset) Sas Method for fabrication of an integrated circuit rendering a reverse engineering of the integrated circuit more difficult and corresponding integrated circuit
US9640493B2 (en) 2014-08-29 2017-05-02 Stmicroelectronics (Rousset) Sas Method for fabrication of an integrated circuit rendering a reverse engineering of the integrated circuit more difficult and corresponding integrated circuit
US9865691B2 (en) 2014-11-26 2018-01-09 Texas Instruments Incorporated Poly sandwich for deep trench fill
US9401410B2 (en) * 2014-11-26 2016-07-26 Texas Instruments Incorporated Poly sandwich for deep trench fill
US9583579B2 (en) 2014-11-26 2017-02-28 Texas Instruments Incorporated Poly sandwich for deep trench fill
US10460932B2 (en) 2017-03-31 2019-10-29 Asm Ip Holding B.V. Semiconductor device with amorphous silicon filled gaps and methods for forming
FR3139940A1 (en) * 2022-09-19 2024-03-22 Stmicroelectronics (Crolles 2) Sas Method for filling a trench formed in a semiconductor substrate

Also Published As

Publication number Publication date
JPH0661447A (en) 1994-03-04
JPH0799771B2 (en) 1995-10-25

Similar Documents

Publication Publication Date Title
US5913125A (en) Method of controlling stress in a film
US7238613B2 (en) Diffusion-enhanced crystallization of amorphous materials to improve surface roughness
US5869389A (en) Semiconductor processing method of providing a doped polysilicon layer
US5658381A (en) Method to form hemispherical grain (HSG) silicon by implant seeding followed by vacuum anneal
US6177696B1 (en) Integration scheme enhancing deep trench capacitance in semiconductor integrated circuit devices
US5242855A (en) Method of fabricating a polycrystalline silicon film having a reduced resistivity
KR100234228B1 (en) Method for producing smooth polysilicon layer doped with arsenide for large scale integrated circuits
US6699752B2 (en) Formation of conductive rugged silicon
EP0051249A2 (en) Process for forming epitaxially extended polycrystalline structures
EP0707344B1 (en) Semiconductor device using a polysilicium thin film and production thereof
US5998253A (en) Method of forming a dopant outdiffusion control structure including selectively grown silicon nitride in a trench capacitor of a DRAM cell
US5821152A (en) Methods of forming hemispherical grained silicon electrodes including multiple temperature steps
Becker et al. Low resistance polycrystalline silicon by boron or arsenic implantation and thermal crystallization of amorphously deposited films
US6328794B1 (en) Method of controlling stress in a film
US4216489A (en) MOS Dynamic memory in a diffusion current limited semiconductor structure
US5885867A (en) Methods of forming hemispherical grained silicon layers including anti-nucleation gases
US5858853A (en) Method for forming capacitor electrode having jagged surface
US4515642A (en) Method of forming deep aluminum doped silicon by implanting Al and Si ions through alumina layer and device formed thereby
CA1129550A (en) Mos dynamic memory in a diffusion current limited semiconductor structure
US5464795A (en) Method of forming polycrystalline silicon thin films for semiconductor devices
Kamins et al. Interface charges beneath laser-annealed insulators on silicon
US6198167B1 (en) Semiconductor structure exhibiting reduced contact resistance and method for fabrication
JP2889718B2 (en) Method for manufacturing photovoltaic device
US6310359B1 (en) Structures containing quantum conductive barrier layers
KR100335328B1 (en) Method for manufacturing a semiconductor device

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20110615