US3624632A - Mixed alphameric-graphic display - Google Patents

Mixed alphameric-graphic display Download PDF

Info

Publication number
US3624632A
US3624632A US70674A US3624632DA US3624632A US 3624632 A US3624632 A US 3624632A US 70674 A US70674 A US 70674A US 3624632D A US3624632D A US 3624632DA US 3624632 A US3624632 A US 3624632A
Authority
US
United States
Prior art keywords
data
input data
control
signals
memory
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US70674A
Inventor
David Ophir
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Applied Digital Data Systems Inc
Original Assignee
Applied Digital Data Systems Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Digital Data Systems Inc filed Critical Applied Digital Data Systems Inc
Application granted granted Critical
Publication of US3624632A publication Critical patent/US3624632A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/22Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of characters or indicia using display control signals derived from coded signals representing the characters or indicia, e.g. with a character-code memory
    • G09G5/24Generation of individual character patterns

Definitions

  • Sutherland ABSTRACT An apparatus for providing a mixed alphanumerical and graphical display of coded data.
  • the coded data is stored in a memory Those data characters to be displayed graphically have an additional control bit stored with them As the data is read from the memory for display, those characters accompanied by such a control bit are directed to a graphics logic unit, while those characters lacking the control bit are directed to a read-only memory.
  • the outputs of these two components control a video signal generator which generates the necessary video signal for application to a display device such as a commercial television receiver.
  • the present invention pertains to a data display device. More particularly. the present invention pertains to apparatus capable of providing a video display including both graphical and alphanumeric display of data.
  • the present invention is a system by means of which data can be displayed on a video display device in a mixed alphanumerical and graphical display.
  • the alphanumerical display is generated in fixed patterns permitting optimum economical alphanumerical pattern generation, while the graphical display is formed by a versital graphical technique adapted to permit the rapid formation of any desired graphical or pictorial display. Utilizing the present invention it is not necessary to form the alphanumerical display by graphical techniques. Thus, more uniform alphanumerical displays are created while making optimum use of alphanumerical pattern generation techniques, thereby permitting optimum and economical generation of such displays.
  • Data to be displayed in a mixed alphanumerical and graphical display is applied to the apparatus of the present invention in coded form.
  • a code interpreter determines whether particular data is to be displayed alphanumerically or graphically.
  • Data to be displayed alphanumerically is applied to a translator such as a read-only memory which converts the data to alphanumerical control signals.
  • Data to be displayed graphically is applied to a logic circuit which transforms it into graphical control signals.
  • the two sets of control signals are applied to a video signal generator which converts them into the necessary video signal for application to the output display device.
  • FIG. I is a block diagram of a data display system in accordance with the present invention.
  • FIG. 2 is a diagram of an output display monitor suited for use in the present invention
  • FIG. 3 is a representation of an alphanumerical display of a character which might be provided on the display device of FIG. 2.
  • FIG. 4 is an enlarged view of one character space of the output display monitor of HO. 2.
  • data from a source it) is provided in coded form to the system of the present invention on line ll which applies the data to code interpreter 12.
  • Data source It] might be any source of coded data character signalsv
  • source 10 applies to code interpreter l2 coded control character signals indicating whether particular data is to be displayed alphanumerically or graphically.
  • Code interpreter l2 interprets the coded character signals applied to it and transmits the coded data character signals to memory 14 in which they are stored.
  • data source It] applies a coded control character signal to code interpreter 12
  • the code interpreter transmits a control signal to an appropriate control circuit.
  • control signals might be utilized in the present invention to control various features of the display of data, only those necessary to determine whether data is to be displayed alphanumerically or graphically are considered here. If a particular set of data is to be presented in a purely alphanumerical display, then data source 10 sends to code interpreter 12 a signal indicating that the system is to operate in an alphanumerical mode. ln response to this signal, code interpreter 12 applies a signal to the reset input of bistable multivibrator or flip-flop 16. All subsequently displayed data is then displayed alphanumerically.
  • data source [0 sends to code interpreter 12 a signal indicating that the system is to operate in a mixed mode, and in response thereto code interpreter [2 applies a signal to the set input of flip flop 16.
  • code interpreter [2 applies a signal to the set input of flip flop 16.
  • data to be displayed graphically is preceded from data source 10 by a graphical control command which causes code interpreter [2 to apply a signal to the set input of flip-flop l8, and data to be displayed alphanumerically is preceded from data source 10 by an alphanumerical control command which causes code interpreter 12 to apply a signal to the reset input of flip-flop 18.
  • the system could be constructed to operate only in the mixed mode, with flip-flop l6 and related circuitry omitted and with flip-flop l8 reset during what would be alphanumerical mode operation.
  • the ONE output of flip-flop 16 is connected to the first input of AND-gate 20, while the zero output of flip-flop 16 is connected to the first input of AND-gate 22.
  • the data output from memory 14 is connected to the second inputs of both AND-gate 20 and AND-gate 22, and thus when the system is operating in a mixed mode to provide mixed alphanumerical and graphical displays, the ONE output of flip-flop l6 enables AND-gate 20 to pass the data from memory 14, and when the system is operating in an alphanumerical mode to provide only alphanumerical displays, the ZERO output of flip-flop l6 enables AND-gate 22 to pass the data from memory 14.
  • flip-flop 18 In the mixed mode, when data is to be displayed graphically, flip-flop 18 is set, and its ONE output applies a signal to memory 14. As a consequence of this, each multibit data character subsequently stored in memory 14 has stored with it an additional bit which is a control bit, to indicate that the associated data character is to be displayed graphically. Conversely, when data is to be displayed alphanumerically, flip flop 18 is reset, and so no such control bit is stored with the associated multibit data characters subsequently stored in memory l4.
  • the data characters from memory 14 are ap plied through gate 20 to the first input of AND-gate 24 and to the noninhibiting input of lNHlBlTED-AND-gate 26.
  • control bits stored in memory 14 with those data characters which are to be displayed graphically are applied from memory [4 to the second input of AND-gate 24 and to the inhibiting input of INHIBITED-AND-gate 26.
  • data which is to be displayed graphically passes from AND-gate 20 through AND-gate 24 to graphics logic unit 28, while data which is to be displayed alphanumerically passes from AND-gate 20 through lNI-IlBITED-AND-gate 26 and ORIgate 30 to read-only memory (ROM) 32.
  • ROM read-only memory
  • all data passes through ANDgate 22 and OR-gate 30 to ROM 32.
  • Graphics logic unit 28 interprets the data signals applied to it and in response thereto generates the graphical pattern signals which form the basis of the graphical output display.
  • ROM 32 interprets the alphanumerical data signals and generates the alphanumerical pattern signals which form the basis of the alphanumerical output display.
  • These pattern signals from graphics logic unit 28 and from ROM 32 are applied through OR-gate 34 to video signal generator 36 in which they are mixed with the necessary synchronization and other signals to form the appropriate video signal that is applied by output line 38 to display device 40.
  • Video signal generator 36 in addition generates the necessary timing signals which not only are required by its output video signal but which also are applied to code interpreter [2, memory 14, graphics logic unit 28 and ROM 32 to synchronize operation of the system.
  • output display device 40 is a commercial television receiver operating. As depicted in FIG. 2, when such a receiver is operating in a noninterlaced mode, there are on its display screen 4l a total of 262% raster scan lines in its output display. To ensure against distortion of data on the output display, the 23 uppermost and the 23 lowermost raster scan lines are not used, and so 216 scan lines are available for data. These 2 I 6 scan lines can be divided into 24 data lines, each having nine scan lines. Each scan line is made up of 80 character positions, each of which is divided into six dot positions.
  • ASCII code is a widely accepted data code utilizing seven data bits for the encoding of each data character. Details of the ASCII code can be found in numerous publications such as United ROM of America Standards Institute publication USAS X3.4-l968. entitled Standard Code for Information Exchange. published in I968. The following table presents the ASCII code:
  • Columns 0 and I of the ASCII code are nonprinting control characters rather than data characters. These control characters can be utilized for the control commands from data source II] to code interpreter 12.
  • the command to shift the system to the mixed mode might be the SO control character 000i 1 l0.
  • the command to shift the system to the alphanumerical mode might be the SI control character 0001 l l I.
  • these control characters are the "shift out” and the "shift in” control commands, respectively.
  • the "shift out" control character 000i I I0 indicates that the coded characters which follow it are to be interpreted as not being from the ASCII code.
  • Code interpreter I2 senses the control commands and in response thereto applies the necessary signals to the different inputs of flipllops I6 and 18. Data characters are likewise sensed by code interpreter I2 and are applied to the data input of memory 14, Video signal generator 36 applies the data line number and the character number to memory 14.
  • Code interpreter 12 can be any set of gates capable of properly sensing the signals applied to it from data source I0.
  • each character having a zero for both bits six and seven is a control character which thus is applied by code interpreter IIIUIIR J 12 to either flip-flop 16 or flip-flop I8 or to some other control device should additional control features be provided.
  • each data character is uniquely defined by a six-bit coded character. Consequently, if the system is limited to display of the dense ASCII subset, code interpreter 12 needs to transmit to memory I4 only bits one through six of each coded character received from data source 10.
  • code interpreter 12 causes flip-flop I8 to be reset so that the data is stored in memory I4 without the extra control bit. Consequently, when that data is read from memory I4, AND-gate 24 is blocked, and INHIBITED-AND-gate 26 is not inhibited.
  • the data from memory 14 therefore passes through gates 20, 26 and 30 to ROM 32 which interprets the data in accordance with the dense ASCII subset.
  • ROM 32 receives the scan line number and the dot position number from counters within video signal generator 36, and from these numbers and from the data character, ROM 32 generates alphanumerical pattern signals that are transmitted through OR-gate 34 to video signal generator 36.
  • Video signal generator 36 generates a video signal including the six-bit position signals for the designated scan line of the designated data character.
  • ROM 32 generates for the first scan line of that data character the alphanumerical pattern signal OOIOOO, and in response to that signal and to the synchronization signals generated within video signal generator 36, the video signal generator applies to output line 38 a video signal to cause display device 40 to produce the first scan line of the alphanumerical character A as shown in FIG. 3.
  • the video display will consist of totally blanked and totally unblanked areas, and so the video signal output from video signal generator 36 includes twostate blank and unblank signals mixed with the necessary vertical and horizontal synchronization signals.
  • video signal generator 38 in response to this alphanumerical pattern signal 001000, video signal generator 38 generates a video signal for the first scan line of mun the designated character location on display screen 4] which causes dot positions one, two, four, five and six to be blanked while dot position three is unblanked. Should the reverse background be desired on display screen 41, then the video signal causes dot positions one, two, four, five and six to be unblanked while dot position three is blanked.
  • the appropriate alphanumerical pattern signal is generated by ROM 32. It will be noted that the display of FIG. 3 utilizes seven raster lines and five dot positions of the nine raster lines and six dot positions in the character space. The remaining two raster lines and one dot position provide interline and intercharacter spacing.
  • code interpreter 12 sets flip-flop l8 and each of those subsequent data characters is stored in memory I4 together with an extra control bit which indicates that those data characters are to be displayed graphically.
  • the control bit inhibits INHIBlTED-AND gate 26 and enables AND-gate 24. Consequently, those data characters pass from memory 14 through gates 20 and 24 to graphics logic unit 28 which in response thereto generates a graphical pattern signal.
  • the coded data characters from data source II) which result in graphical displays are in a six-bit code, just as are the coded data characters which result in alphanumerical displays of the dense ASCII subset.
  • FIG. 4 depicts a typical character position on the display screen 4
  • each character position is divided into six bit spaces, hl through b6.
  • Each of the bit spaces bI-b6 is three scan lines high and three dot position wide.
  • the coded characters are interpreted to indicate whether the respective six-bit spaces bl through b6, depicted in FIG. 4, of the corresponding character position are to be blanked or unblanked on output display device 40.
  • the six-bit code can be interpreted by graphics logic unit 28 in accordance with the following graphics subset:
  • graphics logic unit 28 applies a graphical pattern signal through OR-gate 34 to video signal generator 36 to cause the video signal genera tor to apply to output line 38 a video signal including two-state blank and unblank signals mixed with the necessary vertical and horizontal synchronization signals to generate the patterns of the above graphical subset.
  • Graphics logic unit 28 receives from video signal generator 36 the raster line number and the dot position number to synchronize generation of the graphical pattern signals. Note that, as shown in FIG. 4. each bit position bl--b6 of the character position includes three dot positions on each of three raster lines. Thus. for example.
  • the coded character l [0101 would graphically generate an L-shaped pattern having blanked dot positions one, two and three on each of raster lines one through six and dot positions one through six on each of raster lies seven through nine, with dot positions four, five and six on each of raster lines one through six unblanked.
  • the blanked areas are contiguous.
  • a bit space which is to be blanked can have fewer than all nine dot positions blanked in response to the data characters from memory 14.
  • the four dot spaces defined by the intersection of the top two raster lines and left two dot positions of each bit position e.g. dot positions one. two. four and five of raster lines one, two, four five. seven and eight
  • Numerous other such patterns, of course. could be utilized.
  • Memory 14 can be any memory having nondestructive read out and having sufficient capacity to hold the maximum number of data characters which it is desired to display. Thus, if the display is to have a maximum capability of 24 display lines. each with character positions, the memory 14 must have a capacity of 1,920 seven-bit characters (six data bits and a control bit per character). The data characters stored within the memory 14 are then sequentially read out to gates 20 and 22, while the control bits are sequentially applied to gates 24 and 26.
  • code interpreter 12 preferably converts the data to parallel for application to memory 14.
  • each display line is raster scanned by a horizontal scanning signal modulated with a sinusoidal sweep signal to sweep the scan vertically over the full character height during each display line raster scan.
  • a vertical raster scan could be utilized or a vertical subraster scan in which each vertical character location is raster scanned by a signal that is modulated by a sinusoidal sweep signal to horizontally sweep the scan over the full character width.
  • any of numerous display mechanisms could be utilized as a display device 40,
  • a standard cathode-ray tube could be utilized with both X and Y deflection voltages applied to it
  • a stored image cathode-ray tube not requiring frequent image refreshing, could be utilized, in which event memory (14) need not have a nondestructive readout.
  • Other possible display devices include plasma screens, light-emitting diodes. and tungsten light bulb patterns. These various display devices are thus referred to as video display devices. It is thus seen that although the present invention has described with reference to preferred embodiments, numerous modifications and rearrangements could be made, and still the result would be within the scope of the invention.
  • a. memory means for storing coded input data character signals
  • first generating means for generating from said coded input data character signals a graphical pattern signal
  • second generating means for generating from said coded input data character signals an alphanumerical pattern signal
  • first control means coupled to said memory means, to said first generating means and to said second generating means and capable alternatively of assuming a first state in which coded input data character signals from said memory means pass through said first control means to said first generating means and of assuming a second state in which coded input data character signals from said memory means pass through said first control means to said second generating means;
  • input code interpreting means for receiving from a data source coded input character signals including coded input data character signals and coded input control character signals and for directing coded input data character si na ls to said memory means for storage wherein an directing coded input control character
  • video signal generator means coupled to said first generating means and to said second generating means for generatinga video signal, in response to the graphical pattern signal and the alphanumerical pattern signal, the video signal including synchronization components, said video signal generator means applying the video signal to an output line for application to a video display device, said video signal generator further generating timing signals for application within the apparatus to synchronize operation thereof.
  • gate means responsive to presence of a control bit in as sociation with an input data character signal stored within said memory means for applying that input data character signal to a first one of said first and second generating means, said gate means further responsive to absence ofa control bit in association with another input data character signal stored within said memory means for applying that other input data character signal to the other one of said first and second generating means.
  • Apparatus as claimed in claim 2 further comprising second control means coupled to said input code interpreter means. to said memory means, to said first control means and to said second generating means, said second control means capable alternatively of assuming a first state in which coded input data character signals from said memory means pass through said second control means to said first control means and of assuming a second state in which coded input data character signals from said memory means pass through said second control means to said second generating means, said input code interpreter means directing selected coded input control character signals to said second control means to cause said second control means to assume one of its two states in response thereof.
  • Apparatus as claimed in claim I further comprising a video display device connected to said video signal generator output line for providing a video display of video signals applied thereto.
  • Apparatus as claimed in claim I further comprising a source of coded input character signals.
  • Apparatus as claimed in claim I in which one of said first and second generating means is a read-only memory.

Abstract

An apparatus for providing a mixed alphanumerical and graphical display of coded data. The coded data is stored in a memory. Those data characters to be displayed graphically have an additional control bit stored with them. As the data is read from the memory for display, those characters accompanied by such a control bit are directed to a graphics logic unit, while those characters lacking the control bit are directed to a read-only memory. The outputs of these two components control a video signal generator which generates the necessary video signal for application to a display device such as a commercial television receiver.

Description

United States Patent [72] Inventor David Ophlr Melville, N.Y. [2i] App]. No. 70,674 [22] Filed Sept. 9, 1970 [45] Patented Nov. 30, i971 [73] Assignee Applied Digital Data Systems, Inc.
[54] MIXED ALPHAMERlC-GRAPHIC DISPLAY 7 Claims, 4 Drawing Figs.
[52] U.S. Cl 340/324 A, 315/18, 315/25, 340/154 [5!] Int.Cl G06l3/14 [50] Field of Search 340/324 A, 154; 324/l2l; 3l5/l8, 25; 343/5 EM [561 Relerenees Cited UNITED STATES PATENTS 3,076,120 1/1963 Matthews et al 343/5 EM 3,l45 378 8/l964 Lyons 343/5 EM 3,] 82,308 5/l965 Dutton et al, 343/5 EM 3.345,458 l0/l967 Cole etal i. 340/324AX 3,400,377 9/1968 Lee 340/324 A X 3,474,438 Ill/I969 Lauher i. 340/324 A 3,5 37,096 l0/l970 Hatfield... 340/324 A 3,543,269 ll/l970 Dudley 343/5 EM Primary Examiner-l0hn W, Caldwell Ass/slant Examlner- David L, Trafton Attorneys-John W. Behringer, Eugene Lv Bernard, James N Dresser, W. Brown Morton, Jr., Martin J Brown, John T Roberts, Morton, Bernard, Brown, Roberts and Sutherland and Malcolm L. Sutherland ABSTRACT: An apparatus for providing a mixed alphanumerical and graphical display of coded data. The coded data is stored in a memory Those data characters to be displayed graphically have an additional control bit stored with them As the data is read from the memory for display, those characters accompanied by such a control bit are directed to a graphics logic unit, while those characters lacking the control bit are directed to a read-only memory. The outputs of these two components control a video signal generator which generates the necessary video signal for application to a display device such as a commercial television receiver.
DATA
SOURCE MEMORY msminnuvamen 3.624.632
' 1 5 HF GRAPHICS 3 R LOGIC om F UNlT VIDEO H souacs 24 5mm GENERATOR a4 I I4 1 22 pk so CODE WA READ INTERPRETE MEMORY ONLY T MEMORY |2 2 s F/F R 0 40 N o 0 H01 M8 H02 F w um LINES CHARACTERS l-BO FIG 3 3 b4 RASTER LINES onvw ovum I 2 3 4 5 6 DOT POSlTlONS ATTORNEYS MIXED ALPHAMERIC-GRAPHIC DISPLAY The present invention pertains to a data display device. More particularly. the present invention pertains to apparatus capable of providing a video display including both graphical and alphanumeric display of data.
In numerous data processing operations it is desirable to be able to provide a visable display of various data. it is frequently desired to display data generated by automatic data processing systems. Automated accounting systems, for example, frequently process voluminous accounting information of large companies. in numerous operations it may be desired to display such information rapidly to permit analysis and evaluation of the operation of the business. In many other applications of automatic data processing systems it is likewise desirable to be able to rapidly display data stored within the processing system. While much data can be adequately displayed in an alphanumerical display in which alphabetical and numerical characters are displayed, meaningful interpretation of some kinds of data can best be achieved if the data is displayed in graphical form. Mere graphs are not sufficient for such displays, of course; alphanumerical legends must be provided with the graphical displays to make such displays meaningful. Thus, optimum display of data requires mixed displays including both alphanumerical and graphical presentation of data, and in the following specification such displays are described as mixed displays The use of various cathode-ray tube devices and other such display mechanisms permits the rapid and economical display of data. Commercial television monitors have recently come into use as output display devices for data processing systems. Using such a television monitor, data can be simultaneously displayed in numerous widely separated locations. in the past systems for display of data by means of such display devices have been limited to alphanumerical displays, although there have recently been developed techniques for the graphical display of data on television-type display devices. These graphical display techniques, however, have been limited solely to the graphical displays. To display data alphanumerically with such techniques, it has been necessary to form the alphanumerical display by graphical methods. This is a complex method for the development of alphanumerical displays and so is expensive and thus undesirable.
The present invention is a system by means of which data can be displayed on a video display device in a mixed alphanumerical and graphical display. The alphanumerical display is generated in fixed patterns permitting optimum economical alphanumerical pattern generation, while the graphical display is formed by a versital graphical technique adapted to permit the rapid formation of any desired graphical or pictorial display. Utilizing the present invention it is not necessary to form the alphanumerical display by graphical techniques. Thus, more uniform alphanumerical displays are created while making optimum use of alphanumerical pattern generation techniques, thereby permitting optimum and economical generation of such displays.
Data to be displayed in a mixed alphanumerical and graphical display is applied to the apparatus of the present invention in coded form. A code interpreter determines whether particular data is to be displayed alphanumerically or graphically. Data to be displayed alphanumerically is applied to a translator such as a read-only memory which converts the data to alphanumerical control signals. Data to be displayed graphically is applied to a logic circuit which transforms it into graphical control signals. The two sets of control signals are applied to a video signal generator which converts them into the necessary video signal for application to the output display device.
These and other aspects and advantages of the present invention are more apparent in the following detailed descrip tion and claims, particularly when considered in conjunction with the accompanying drawings. in the drawings:
FIG. I is a block diagram of a data display system in accordance with the present invention;
FIG. 2 is a diagram of an output display monitor suited for use in the present invention;
FIG. 3 is a representation of an alphanumerical display of a character which might be provided on the display device of FIG. 2.
FIG. 4 is an enlarged view of one character space of the output display monitor of HO. 2.
In the apparatus of FIG. 1 data from a source it) is provided in coded form to the system of the present invention on line ll which applies the data to code interpreter 12. Data source It] might be any source of coded data character signalsv In addition to the coded data character signals, source 10 applies to code interpreter l2 coded control character signals indicating whether particular data is to be displayed alphanumerically or graphically. Code interpreter l2 interprets the coded character signals applied to it and transmits the coded data character signals to memory 14 in which they are stored. When data source It] applies a coded control character signal to code interpreter 12, the code interpreter transmits a control signal to an appropriate control circuit. While numerous control signals might be utilized in the present invention to control various features of the display of data, only those necessary to determine whether data is to be displayed alphanumerically or graphically are considered here. If a particular set of data is to be presented in a purely alphanumerical display, then data source 10 sends to code interpreter 12 a signal indicating that the system is to operate in an alphanumerical mode. ln response to this signal, code interpreter 12 applies a signal to the reset input of bistable multivibrator or flip-flop 16. All subsequently displayed data is then displayed alphanumerically. if data is to be presented in a mixed alphanumerical and graphical display, data source [0 sends to code interpreter 12 a signal indicating that the system is to operate in a mixed mode, and in response thereto code interpreter [2 applies a signal to the set input of flip flop 16. While the system is operating in this mixed mode, data to be displayed graphically is preceded from data source 10 by a graphical control command which causes code interpreter [2 to apply a signal to the set input of flip-flop l8, and data to be displayed alphanumerically is preceded from data source 10 by an alphanumerical control command which causes code interpreter 12 to apply a signal to the reset input of flip-flop 18. If desired the system could be constructed to operate only in the mixed mode, with flip-flop l6 and related circuitry omitted and with flip-flop l8 reset during what would be alphanumerical mode operation.
The ONE output of flip-flop 16 is connected to the first input of AND-gate 20, while the zero output of flip-flop 16 is connected to the first input of AND-gate 22. The data output from memory 14 is connected to the second inputs of both AND-gate 20 and AND-gate 22, and thus when the system is operating in a mixed mode to provide mixed alphanumerical and graphical displays, the ONE output of flip-flop l6 enables AND-gate 20 to pass the data from memory 14, and when the system is operating in an alphanumerical mode to provide only alphanumerical displays, the ZERO output of flip-flop l6 enables AND-gate 22 to pass the data from memory 14. In the mixed mode, when data is to be displayed graphically, flip-flop 18 is set, and its ONE output applies a signal to memory 14. As a consequence of this, each multibit data character subsequently stored in memory 14 has stored with it an additional bit which is a control bit, to indicate that the associated data character is to be displayed graphically. Conversely, when data is to be displayed alphanumerically, flip flop 18 is reset, and so no such control bit is stored with the associated multibit data characters subsequently stored in memory l4. When the system is in the graphical mode of operation with AND- gate 20 enabled, the data characters from memory 14 are ap plied through gate 20 to the first input of AND-gate 24 and to the noninhibiting input of lNHlBlTED-AND-gate 26. The control bits stored in memory 14 with those data characters which are to be displayed graphically are applied from memory [4 to the second input of AND-gate 24 and to the inhibiting input of INHIBITED-AND-gate 26. Thus, in the mixed mode, data which is to be displayed graphically passes from AND-gate 20 through AND-gate 24 to graphics logic unit 28, while data which is to be displayed alphanumerically passes from AND-gate 20 through lNI-IlBITED-AND-gate 26 and ORIgate 30 to read-only memory (ROM) 32. In the alphanumerical mode with flip-flop I6 reset, all data passes through ANDgate 22 and OR-gate 30 to ROM 32.
Graphics logic unit 28 interprets the data signals applied to it and in response thereto generates the graphical pattern signals which form the basis of the graphical output display. In like manner ROM 32 interprets the alphanumerical data signals and generates the alphanumerical pattern signals which form the basis of the alphanumerical output display. These pattern signals from graphics logic unit 28 and from ROM 32 are applied through OR-gate 34 to video signal generator 36 in which they are mixed with the necessary synchronization and other signals to form the appropriate video signal that is applied by output line 38 to display device 40. Video signal generator 36 in addition generates the necessary timing signals which not only are required by its output video signal but which also are applied to code interpreter [2, memory 14, graphics logic unit 28 and ROM 32 to synchronize operation of the system.
As a specific illustration of one preferred embodiment of the present invention, consider that output display device 40 is a commercial television receiver operating. As depicted in FIG. 2, when such a receiver is operating in a noninterlaced mode, there are on its display screen 4l a total of 262% raster scan lines in its output display. To ensure against distortion of data on the output display, the 23 uppermost and the 23 lowermost raster scan lines are not used, and so 216 scan lines are available for data. These 2 I 6 scan lines can be divided into 24 data lines, each having nine scan lines. Each scan line is made up of 80 character positions, each of which is divided into six dot positions.
Assume that the data from data source 10 is in the ASCII code which is a widely accepted data code utilizing seven data bits for the encoding of each data character. Details of the ASCII code can be found in numerous publications such as United ROM of America Standards Institute publication USAS X3.4-l968. entitled Standard Code for Information Exchange. published in I968. The following table presents the ASCII code:
Columns 0 and I of the ASCII code are nonprinting control characters rather than data characters. These control characters can be utilized for the control commands from data source II] to code interpreter 12. Thus, for example. the command to shift the system to the mixed mode might be the SO control character 000i 1 l0. while the command to shift the system to the alphanumerical mode might be the SI control character 0001 l l I. In the ASCII code these control characters are the "shift out" and the "shift in" control commands, respectively. In accordance with the ASCII definitions the "shift out" control character 000i I I0 indicates that the coded characters which follow it are to be interpreted as not being from the ASCII code. Thus, usage of this coded character to indicate that the data characters following it is to be presented graphically is in agreement with this ASCII definition. Likewise, by the ASCII definition the "shift in" control character 000i I ll indicates that coded characters following it are to be interpreted according to the ASCII code, and so use of this ASCII control command to indicate that data characters following it are to be presented alphanumerically in accordance with the ASCII code is in agreement with this ASCII definition. With the system operating in the mixed alphanumerical and graphical mode, any ASCII control character not required for another specific function can be used to indicate which data characters are to be displayed alphanumerically and which are to be displayed graphically. Thus, for example, two of the ASCII code information separators GS, RS, and US might be used for these control commands. Likewise. any other unused control characters could be utilized for this purpose. Code interpreter I2 senses the control commands and in response thereto applies the necessary signals to the different inputs of flipllops I6 and 18. Data characters are likewise sensed by code interpreter I2 and are applied to the data input of memory 14, Video signal generator 36 applies the data line number and the character number to memory 14. Code interpreter 12 can be any set of gates capable of properly sensing the signals applied to it from data source I0. It is to be noted that in accordance with the ASCII code, each character having a zero for both bits six and seven is a control character which thus is applied by code interpreter IIIUIIR J 12 to either flip-flop 16 or flip-flop I8 or to some other control device should additional control features be provided.
Columns 2, 3, 4 and 5 ol the above ASCII code table are referred to as the dense ASCII subset. These columns include all of the upper case alphabet, the numerals 0 through 9, and the most used punctuation and other symbols. Thus, while the present invention can be utilized to provide an alphanumerical display of the full ASCII code, a savings can be achieved without undue loss by limiting the display to the dense ASCII subset. Note that in every coded character in the dense ASCII subset the sixth bit is the opposite of the seventh bit; i.e., in those coded characters from the dense ASCII subset which have a zero for the sixth bit, the seventh bit is a one, and viceversa. Hence, within the dense ASCII subset, each data character is uniquely defined by a six-bit coded character. Consequently, if the system is limited to display of the dense ASCII subset, code interpreter 12 needs to transmit to memory I4 only bits one through six of each coded character received from data source 10.
With the system operating in the mixed mode, when data from source 10 has been preceded by a control character indicating that the data is to be displayed alphanumerically, code interpreter 12 causes flip-flop I8 to be reset so that the data is stored in memory I4 without the extra control bit. Consequently, when that data is read from memory I4, AND-gate 24 is blocked, and INHIBITED-AND-gate 26 is not inhibited. The data from memory 14 therefore passes through gates 20, 26 and 30 to ROM 32 which interprets the data in accordance with the dense ASCII subset. ROM 32 receives the scan line number and the dot position number from counters within video signal generator 36, and from these numbers and from the data character, ROM 32 generates alphanumerical pattern signals that are transmitted through OR-gate 34 to video signal generator 36.
Video signal generator 36 generates a video signal including the six-bit position signals for the designated scan line of the designated data character. Thus, for example, if it is desired to display the alphanumerical character A depicted in FIG. 3, ROM 32 generates for the first scan line of that data character the alphanumerical pattern signal OOIOOO, and in response to that signal and to the synchronization signals generated within video signal generator 36, the video signal generator applies to output line 38 a video signal to cause display device 40 to produce the first scan line of the alphanumerical character A as shown in FIG. 3. Generally, the video display will consist of totally blanked and totally unblanked areas, and so the video signal output from video signal generator 36 includes twostate blank and unblank signals mixed with the necessary vertical and horizontal synchronization signals. Thus, in response to this alphanumerical pattern signal 001000, video signal generator 38 generates a video signal for the first scan line of mun the designated character location on display screen 4] which causes dot positions one, two, four, five and six to be blanked while dot position three is unblanked. Should the reverse background be desired on display screen 41, then the video signal causes dot positions one, two, four, five and six to be unblanked while dot position three is blanked. If, of course, a representation of the alphanumerical character A different from that depicted in FIG. 3 is desired, the appropriate alphanumerical pattern signal is generated by ROM 32. It will be noted that the display of FIG. 3 utilizes seven raster lines and five dot positions of the nine raster lines and six dot positions in the character space. The remaining two raster lines and one dot position provide interline and intercharacter spacing.
When a control character from data source It) has placed the system in the alphanumerical mode so that data read from memory I4 passes through gates 22 and 30 to ROM 32, the data is treated in the same manner by ROM 32 and video signal generator 36. Thus, the coded data characters are interpreted by ROM 32 in accordance with the dense ASCII subset to generate an alphanumerical pattern signal which is applied to video signal generator 36 to generate the appropriate video signal for application by system output line 38 to display device 40.
In the mixed mode, when data source 10 has applied to code interpreter 12 a control character indicating that subsequent data characters are to be displayed graphically, code interpreter 12 sets flip-flop l8 and each of those subsequent data characters is stored in memory I4 together with an extra control bit which indicates that those data characters are to be displayed graphically. When those data characters are read from memory 14, the control bit inhibits INHIBlTED-AND gate 26 and enables AND-gate 24. Consequently, those data characters pass from memory 14 through gates 20 and 24 to graphics logic unit 28 which in response thereto generates a graphical pattern signal. The coded data characters from data source II) which result in graphical displays are in a six-bit code, just as are the coded data characters which result in alphanumerical displays of the dense ASCII subset. FIG. 4 depicts a typical character position on the display screen 4| made up on nine horizontal raster scan lines, each including six dot positions. As depicted in FIG. 4, each character position is divided into six bit spaces, hl through b6. Each of the bit spaces bI-b6 is three scan lines high and three dot position wide. Rather than interpreting the coded characters in accordance with the dense ASCII subset, the coded characters are interpreted to indicate whether the respective six-bit spaces bl through b6, depicted in FIG. 4, of the corresponding character position are to be blanked or unblanked on output display device 40. Thus, for example, the six-bit code can be interpreted by graphics logic unit 28 in accordance with the following graphics subset:
The data characters from memory 14 which are to be displayed graphically are interpreted by graphics logic unit 28 in accordance with this graphics subset, and so graphics logic unit 28 applies a graphical pattern signal through OR-gate 34 to video signal generator 36 to cause the video signal genera tor to apply to output line 38 a video signal including two-state blank and unblank signals mixed with the necessary vertical and horizontal synchronization signals to generate the patterns of the above graphical subset. Graphics logic unit 28 receives from video signal generator 36 the raster line number and the dot position number to synchronize generation of the graphical pattern signals. Note that, as shown in FIG. 4. each bit position bl--b6 of the character position includes three dot positions on each of three raster lines. Thus. for example. if a display is to have blanked alphanumerical and graphical characters on an unblanked background. the coded character l [0101 would graphically generate an L-shaped pattern having blanked dot positions one, two and three on each of raster lines one through six and dot positions one through six on each of raster lies seven through nine, with dot positions four, five and six on each of raster lines one through six unblanked. As can be seen from the above graphical subset. the blanked areas are contiguous. Thus, using the above graphical subset, continuous. unbroken graphical lines can be generated in accordance with the present invention, and so a flexible graphical display capability is achieved. If desired for a particular application, a bit space which is to be blanked can have fewer than all nine dot positions blanked in response to the data characters from memory 14. Thus, for example. in the three raster line by three dot position bit position. only centermost the dot space might be blanked Alternatively, the four dot spaces defined by the intersection of the top two raster lines and left two dot positions of each bit position (e.g. dot positions one. two. four and five of raster lines one, two, four five. seven and eight) might be blanked. Numerous other such patterns, of course. could be utilized.
Memory 14 can be any memory having nondestructive read out and having sufficient capacity to hold the maximum number of data characters which it is desired to display. Thus, if the display is to have a maximum capability of 24 display lines. each with character positions, the memory 14 must have a capacity of 1,920 seven-bit characters (six data bits and a control bit per character). The data characters stored within the memory 14 are then sequentially read out to gates 20 and 22, while the control bits are sequentially applied to gates 24 and 26.
The data bits in the data characters applied from data source 10 to code interpreter 12 can be applied either serially or in parallelv If the data is applied serially, code interpreter 12 preferably converts the data to parallel for application to memory 14.
Although the above description of one preferred embodiment of the present invention has been with reference to the normal commercial television raster pattern in which the display is raster scanned horizontally one raster line at a time. other scanning techniques could be utilized. Thus, for example, a subraster scanning technique might be used in which each display line is raster scanned by a horizontal scanning signal modulated with a sinusoidal sweep signal to sweep the scan vertically over the full character height during each display line raster scan. As other alternatives, :1 vertical raster scan could be utilized or a vertical subraster scan in which each vertical character location is raster scanned by a signal that is modulated by a sinusoidal sweep signal to horizontally sweep the scan over the full character width. Likewise. while a nine raster line by six dot position character space has been described, other sizes could be utilized. It is to be noted that once the coded data characters have been applied from data source [0 to memory 14. signals are no longer required from data source 10, and the system continues to display the static data within memory 14. Should a change in that data be made. data source It) simply applies the new data characters through code interpreter 12 to memory 14, thus giving a dynamic capability. Accordingly display line numbers and character numbers are provided to code interpreter 12 from video signal generator 36 to synchronize this data input function.
Any of numerous display mechanisms could be utilized as a display device 40, Thus, for example, instead ofa commercial television receiver, a standard cathode-ray tube could be utilized with both X and Y deflection voltages applied to it Likewise, a stored image cathode-ray tube, not requiring frequent image refreshing, could be utilized, in which event memory (14) need not have a nondestructive readout. Other possible display devices include plasma screens, light-emitting diodes. and tungsten light bulb patterns. These various display devices are thus referred to as video display devices. It is thus seen that although the present invention has described with reference to preferred embodiments, numerous modifications and rearrangements could be made, and still the result would be within the scope of the invention.
What is claimed is:
l. Apparatus for generating from a plurality of coded input character signals. including coded input data character signals and coded input control character signals, a video output signal for application to a video display device to provide a mixed alphanumerical and graphical display of the input data characters encoded in the coded input data character signals, said apparatus comprising:
a. memory means for storing coded input data character signals;
first generating means for generating from said coded input data character signals a graphical pattern signal;
c. second generating means for generating from said coded input data character signals an alphanumerical pattern signal;
. first control means coupled to said memory means, to said first generating means and to said second generating means and capable alternatively of assuming a first state in which coded input data character signals from said memory means pass through said first control means to said first generating means and of assuming a second state in which coded input data character signals from said memory means pass through said first control means to said second generating means;
. input code interpreting means for receiving from a data source coded input character signals including coded input data character signals and coded input control character signals and for directing coded input data character si na ls to said memory means for storage wherein an directing coded input control character f. video signal generator means coupled to said first generating means and to said second generating means for generatinga video signal, in response to the graphical pattern signal and the alphanumerical pattern signal, the video signal including synchronization components, said video signal generator means applying the video signal to an output line for application to a video display device, said video signal generator further generating timing signals for application within the apparatus to synchronize operation thereof.
2. Apparatus as claimed in claim 1 in which the coded input data character signals are multibit binary coded signals and in which said first control means includes:
means for applying to said memory means in one of the first and second states a control bit for storage in conjunction with an associated input data character signal; and
gate means responsive to presence of a control bit in as sociation with an input data character signal stored within said memory means for applying that input data character signal to a first one of said first and second generating means, said gate means further responsive to absence ofa control bit in association with another input data character signal stored within said memory means for applying that other input data character signal to the other one of said first and second generating means.
3. Apparatus as claimed in claim 2 further comprising second control means coupled to said input code interpreter means. to said memory means, to said first control means and to said second generating means, said second control means capable alternatively of assuming a first state in which coded input data character signals from said memory means pass through said second control means to said first control means and of assuming a second state in which coded input data character signals from said memory means pass through said second control means to said second generating means, said input code interpreter means directing selected coded input control character signals to said second control means to cause said second control means to assume one of its two states in response thereof.
4. Apparatus as claimed in claim I further comprising a video display device connected to said video signal generator output line for providing a video display of video signals applied thereto.
5. Apparatus as claimed in claim 4 in which said video display device is a television receiver.
6. Apparatus as claimed in claim I further comprising a source of coded input character signals.
7. Apparatus as claimed in claim I in which one of said first and second generating means is a read-only memory.
UNITED STATES PATENT OFFICE CERTIFICATE OF C(JRRECTION Patent N 3,524,632 Dated November 30 1971 Inventor(s) avld Ophlr It is certified that error appears in the above-identified patent and that said Letters Patent are hereby corrected as shown below:
Column 3, line 38, "ROM" should read States Column 8, line 20, "lies" should read lines Column 9, line 47, "wherein" should read therein Column 10 line 50, insert claim 8:
8. Apparatus as claimed in claim 1 in which the coded input character signals are coded in ASCII code and said first generating means generates a graphical pattern signal in response to ASCII coded signals and said g second generating means generates an alphanumerical pattern signal in response to ASCII coded signals.
Signed and Scaled this Eighteenth Day Of October 1977 [SEAL] Arrest:
RUTH c. MASON LUTRELLE F. PARKER Arresting Ofll'cer Acting Commissioner of Patents and Trademarks

Claims (7)

1. Apparatus for generating from a plurality of coded input character signals, including coded input data character signals and coded input control character signals, a video output signal for application to a video display device to provide a mixed alphanumerical and graphical display of the input data characters encoded in the coded input data character signals, said apparatus comprising: a. memory means for storing coded input data character signals; b. first generating means for generating from said coded input data character signals a graphical pattern signal; c. second generating means for generating from said coded input data character signals an alphanumerical pattern signal; d. first control means coupled to said memory means, to said first generating means and to said second generating means and capable alternatively of assuming a first state in which coded input data character signals from said memory means pass through said first control means to said first generating means and of assuming a second state in which coded input data character signals from said memory means pass through said first control means to said second generating means; e. input code interpreting means for receiving from a data source coded iNput character signals including coded input data character signals and coded input control character signals and for directing coded input data character signals to said memory means for storage wherein and directing coded input control character signals to said first control means to cause said first control means to assume one of its two states in response thereto; and f. video signal generator means coupled to said first generating means and to said second generating means for generating a video signal, in response to the graphical pattern signal and the alphanumerical pattern signal, the video signal including synchronization components, said video signal generator means applying the video signal to an output line for application to a video display device, said video signal generator further generating timing signals for application within the apparatus to synchronize operation thereof.
2. Apparatus as claimed in claim 1 in which the coded input data character signals are multibit binary coded signals and in which said first control means includes: means for applying to said memory means in one of the first and second states a control bit for storage in conjunction with an associated input data character signal; and gate means responsive to presence of a control bit in association with an input data character signal stored within said memory means for applying that input data character signal to a first one of said first and second generating means, said gate means further responsive to absence of a control bit in association with another input data character signal stored within said memory means for applying that other input data character signal to the other one of said first and second generating means.
3. Apparatus as claimed in claim 2 further comprising second control means coupled to said input code interpreter means, to said memory means, to said first control means and to said second generating means, said second control means capable alternatively of assuming a first state in which coded input data character signals from said memory means pass through said second control means to said first control means and of assuming a second state in which coded input data character signals from said memory means pass through said second control means to said second generating means, said input code interpreter means directing selected coded input control character signals to said second control means to cause said second control means to assume one of its two states in response thereof.
4. Apparatus as claimed in claim 1 further comprising a video display device connected to said video signal generator output line for providing a video display of video signals applied thereto.
5. Apparatus as claimed in claim 4 in which said video display device is a television receiver.
6. Apparatus as claimed in claim 1 further comprising a source of coded input character signals.
7. Apparatus as claimed in claim 1 in which one of said first and second generating means is a read-only memory.
US70674A 1970-09-09 1970-09-09 Mixed alphameric-graphic display Expired - Lifetime US3624632A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US7067470A 1970-09-09 1970-09-09

Publications (1)

Publication Number Publication Date
US3624632A true US3624632A (en) 1971-11-30

Family

ID=22096717

Family Applications (1)

Application Number Title Priority Date Filing Date
US70674A Expired - Lifetime US3624632A (en) 1970-09-09 1970-09-09 Mixed alphameric-graphic display

Country Status (7)

Country Link
US (1) US3624632A (en)
JP (1) JPS543329B1 (en)
CA (1) CA942874A (en)
DE (1) DE2144596C3 (en)
FR (1) FR2107448A5 (en)
NL (1) NL168638C (en)
SE (1) SE364586B (en)

Cited By (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3750135A (en) * 1971-10-15 1973-07-31 Lektromedia Ltd Low resolution graphics for crt displays
US3778810A (en) * 1971-09-09 1973-12-11 Hitachi Ltd Display device
US3792462A (en) * 1971-09-08 1974-02-12 Bunker Ramo Method and apparatus for controlling a multi-mode segmented display
US3792613A (en) * 1972-05-19 1974-02-19 Krautkramer Branson Pulse-echo ultrasonic test apparatus with cathode ray tube digital display
US3801961A (en) * 1971-05-21 1974-04-02 Reuters Ltd System for providing a video display having differing video display formats
US3849773A (en) * 1970-02-16 1974-11-19 Matsushita Electric Ind Co Ltd Apparatus for displaying characters and/or limited graphs
US3872461A (en) * 1972-10-26 1975-03-18 Mennen Greatbatch Electronics Waveform and symbol display system
US3903517A (en) * 1974-02-26 1975-09-02 Cummins Allison Corp Dual density display
US3909818A (en) * 1973-09-14 1975-09-30 Metrodata Corp Multiple channel alphanumeric residential television video signal generator
DE2530766A1 (en) * 1974-07-11 1976-01-29 British Broadcasting Corp DATA DISPLAY SYSTEM
US4012735A (en) * 1975-10-24 1977-03-15 Systems Resources Corporation Dual mode pattern generator
US4064561A (en) * 1974-12-13 1977-12-20 Pertec Computer Corporation CRT key station which is responsive to centralized control
US4075620A (en) * 1976-04-29 1978-02-21 Gte Sylvania Incorporated Video display system
US4204208A (en) * 1977-08-30 1980-05-20 Harris Corporation Display of video images
WO1981000471A1 (en) * 1979-08-03 1981-02-19 Harris Corp Video display terminal having means for altering data words
US4309700A (en) * 1980-05-22 1982-01-05 Technology Marketing, Inc. Cathode ray tube controller
FR2491241A1 (en) * 1980-09-29 1982-04-02 Asea Ab CONTROL UNIT FOR DISPLAY BODY
US4338599A (en) * 1978-07-21 1982-07-06 Tandy Corporation Apparatus for alpha-numeric/graphic display
US4393376A (en) * 1981-06-04 1983-07-12 Zenith Radio Corporation Teletext interface for digital storage medium having synthetic video generator
EP0107084A2 (en) * 1982-09-29 1984-05-02 Computer Gesellschaft Konstanz Mbh Control device for a display unit of a text entry system
US4451825A (en) * 1979-09-27 1984-05-29 International Business Machine Corporation Digital data display system
US4467324A (en) * 1980-06-27 1984-08-21 Del Mar Avionics Apparatus and method for printing annotated electrocardial data
US4470042A (en) * 1981-03-06 1984-09-04 Allen-Bradley Company System for displaying graphic and alphanumeric data
US4475162A (en) * 1980-09-11 1984-10-02 Canon Kabushiki Kaisha Output device for providing information by scan
US4556879A (en) * 1981-04-06 1985-12-03 Matsushita Electric Industrial Co., Ltd. Video display apparatus
US4594587A (en) * 1983-08-30 1986-06-10 Zenith Electronics Corporation Character oriented RAM mapping system and method therefor
US4684935A (en) * 1982-11-17 1987-08-04 Fujitsu Limited Combined graphic and textual display system
WO1991016684A1 (en) * 1990-04-26 1991-10-31 Teknekron Communications Systems, Inc. A method and an apparatus for displaying graphical data received from a remote computer by a local computer
US5072214A (en) * 1989-05-11 1991-12-10 North American Philips Corporation On-screen display controller
US6741264B1 (en) 1999-05-11 2004-05-25 Gific Corporation Method of generating an audible indication of data stored in a database

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1593309A (en) * 1977-12-09 1981-07-15 Ibm Character graphics colour display system
JPS56156872A (en) * 1980-05-08 1981-12-03 Hitachi Ltd Character display unit
DE3046513C2 (en) * 1980-12-10 1982-12-16 Siemens AG, 1000 Berlin und 8000 München Method and arrangement for storing graphic patterns
JPS60233691A (en) * 1984-05-07 1985-11-20 シャープ株式会社 Graphic display unit
KR102612434B1 (en) * 2022-12-12 2023-12-12 한국건설기술연구원 module type damping device for shock absorbing of concrete structure

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3076120A (en) * 1956-07-25 1963-01-29 Decca Ltd Radar displays
US3145378A (en) * 1960-03-30 1964-08-18 Jr William F Lyons Retrace insertion system
US3182308A (en) * 1961-12-29 1965-05-04 Raytheon Co Composite display system
US3345458A (en) * 1963-10-16 1967-10-03 Rca Corp Digital storage and generation of video signals
US3400377A (en) * 1965-10-13 1968-09-03 Ibm Character display system
US3474438A (en) * 1965-09-30 1969-10-21 Monsanto Co Display system
US3537096A (en) * 1967-10-17 1970-10-27 Nasa Integrated time shared instrumentation display
US3543269A (en) * 1968-07-02 1970-11-24 Martin Marietta Corp System for displaying video information and related indicia on a single gun cathode ray tube

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3336587A (en) * 1964-11-02 1967-08-15 Ibm Display system with intensification

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3076120A (en) * 1956-07-25 1963-01-29 Decca Ltd Radar displays
US3145378A (en) * 1960-03-30 1964-08-18 Jr William F Lyons Retrace insertion system
US3182308A (en) * 1961-12-29 1965-05-04 Raytheon Co Composite display system
US3345458A (en) * 1963-10-16 1967-10-03 Rca Corp Digital storage and generation of video signals
US3474438A (en) * 1965-09-30 1969-10-21 Monsanto Co Display system
US3400377A (en) * 1965-10-13 1968-09-03 Ibm Character display system
US3537096A (en) * 1967-10-17 1970-10-27 Nasa Integrated time shared instrumentation display
US3543269A (en) * 1968-07-02 1970-11-24 Martin Marietta Corp System for displaying video information and related indicia on a single gun cathode ray tube

Cited By (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3849773A (en) * 1970-02-16 1974-11-19 Matsushita Electric Ind Co Ltd Apparatus for displaying characters and/or limited graphs
US3801961A (en) * 1971-05-21 1974-04-02 Reuters Ltd System for providing a video display having differing video display formats
US3792462A (en) * 1971-09-08 1974-02-12 Bunker Ramo Method and apparatus for controlling a multi-mode segmented display
US3778810A (en) * 1971-09-09 1973-12-11 Hitachi Ltd Display device
US3750135A (en) * 1971-10-15 1973-07-31 Lektromedia Ltd Low resolution graphics for crt displays
US3792613A (en) * 1972-05-19 1974-02-19 Krautkramer Branson Pulse-echo ultrasonic test apparatus with cathode ray tube digital display
US3872461A (en) * 1972-10-26 1975-03-18 Mennen Greatbatch Electronics Waveform and symbol display system
US3909818A (en) * 1973-09-14 1975-09-30 Metrodata Corp Multiple channel alphanumeric residential television video signal generator
US3903517A (en) * 1974-02-26 1975-09-02 Cummins Allison Corp Dual density display
DE2530766A1 (en) * 1974-07-11 1976-01-29 British Broadcasting Corp DATA DISPLAY SYSTEM
US4064561A (en) * 1974-12-13 1977-12-20 Pertec Computer Corporation CRT key station which is responsive to centralized control
US4012735A (en) * 1975-10-24 1977-03-15 Systems Resources Corporation Dual mode pattern generator
US4075620A (en) * 1976-04-29 1978-02-21 Gte Sylvania Incorporated Video display system
US4204208A (en) * 1977-08-30 1980-05-20 Harris Corporation Display of video images
US4338599A (en) * 1978-07-21 1982-07-06 Tandy Corporation Apparatus for alpha-numeric/graphic display
WO1981000471A1 (en) * 1979-08-03 1981-02-19 Harris Corp Video display terminal having means for altering data words
US4290063A (en) * 1979-08-03 1981-09-15 Harris Data Communications, Inc. Video display terminal having means for altering data words
US4451825A (en) * 1979-09-27 1984-05-29 International Business Machine Corporation Digital data display system
US4309700A (en) * 1980-05-22 1982-01-05 Technology Marketing, Inc. Cathode ray tube controller
US4467324A (en) * 1980-06-27 1984-08-21 Del Mar Avionics Apparatus and method for printing annotated electrocardial data
US4475162A (en) * 1980-09-11 1984-10-02 Canon Kabushiki Kaisha Output device for providing information by scan
FR2491241A1 (en) * 1980-09-29 1982-04-02 Asea Ab CONTROL UNIT FOR DISPLAY BODY
US4470042A (en) * 1981-03-06 1984-09-04 Allen-Bradley Company System for displaying graphic and alphanumeric data
US4556879A (en) * 1981-04-06 1985-12-03 Matsushita Electric Industrial Co., Ltd. Video display apparatus
US4393376A (en) * 1981-06-04 1983-07-12 Zenith Radio Corporation Teletext interface for digital storage medium having synthetic video generator
EP0107084A2 (en) * 1982-09-29 1984-05-02 Computer Gesellschaft Konstanz Mbh Control device for a display unit of a text entry system
EP0107084A3 (en) * 1982-09-29 1986-10-01 Computer Gesellschaft Konstanz Mbh Control device for a display unit of a text entry system
US4684935A (en) * 1982-11-17 1987-08-04 Fujitsu Limited Combined graphic and textual display system
US4594587A (en) * 1983-08-30 1986-06-10 Zenith Electronics Corporation Character oriented RAM mapping system and method therefor
US5072214A (en) * 1989-05-11 1991-12-10 North American Philips Corporation On-screen display controller
WO1991016684A1 (en) * 1990-04-26 1991-10-31 Teknekron Communications Systems, Inc. A method and an apparatus for displaying graphical data received from a remote computer by a local computer
US5210825A (en) * 1990-04-26 1993-05-11 Teknekron Communications Systems, Inc. Method and an apparatus for displaying graphical data received from a remote computer by a local computer
US6741264B1 (en) 1999-05-11 2004-05-25 Gific Corporation Method of generating an audible indication of data stored in a database

Also Published As

Publication number Publication date
CA942874A (en) 1974-02-26
DE2144596C3 (en) 1983-11-10
SE364586B (en) 1974-02-25
DE2144596B2 (en) 1981-06-04
NL168638B (en) 1981-11-16
NL7112347A (en) 1972-03-13
NL168638C (en) 1982-04-16
FR2107448A5 (en) 1972-05-05
DE2144596A1 (en) 1972-03-16
JPS543329B1 (en) 1979-02-21

Similar Documents

Publication Publication Date Title
US3624632A (en) Mixed alphameric-graphic display
US4283724A (en) Variable size dot matrix character generator in which a height signal and an aspect ratio signal actuate the same
US3911420A (en) Display system including a high resolution character generator
US3659283A (en) Variable size character raster display
CA1213085A (en) Method and apparatus for image compression and manipulation
EP0034600B1 (en) Video display terminal having means for altering data words
US4550315A (en) System for electronically displaying multiple images on a CRT screen such that some images are more prominent than others
US4542376A (en) System for electronically displaying portions of several different images on a CRT screen through respective prioritized viewports
US4158837A (en) Information display apparatus
US4559533A (en) Method of electronically moving portions of several different images on a CRT screen
US3800288A (en) Computer-directed process control system with crt display
US4075620A (en) Video display system
EP0009593A2 (en) Video display terminal with partitioned screen
US3750135A (en) Low resolution graphics for crt displays
US3543240A (en) Light pen operating with remote graphic display
US3774161A (en) Visual display system
US3624634A (en) Color display
US4706074A (en) Cursor circuit for a dual port memory
US3967266A (en) Display apparatus having improved cursor enhancement
US3872446A (en) Visual display system
US3952296A (en) Video signal generating apparatus with separate and simultaneous processing of odd and even video bits
US3582936A (en) System for storing data and thereafter continuously converting stored data to video signals for display
EP0114422A2 (en) Entity control for raster displays
US3729730A (en) Display system
US3789386A (en) Restoration system for pattern information using and-type logic of adjacent bits