US20140335655A1 - Integrated circuit package system with mounting structure - Google Patents

Integrated circuit package system with mounting structure Download PDF

Info

Publication number
US20140335655A1
US20140335655A1 US14/341,578 US201414341578A US2014335655A1 US 20140335655 A1 US20140335655 A1 US 20140335655A1 US 201414341578 A US201414341578 A US 201414341578A US 2014335655 A1 US2014335655 A1 US 2014335655A1
Authority
US
United States
Prior art keywords
integrated circuit
circuit device
linear
mountable structure
mounting
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/341,578
Inventor
Rui Huang
Seng Guan Chow
Heap Hoe Kuan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Stats Chippac Pte Ltd
Original Assignee
Rui Huang
Seng Guan Chow
Heap Hoe Kuan
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Rui Huang, Seng Guan Chow, Heap Hoe Kuan filed Critical Rui Huang
Priority to US14/341,578 priority Critical patent/US20140335655A1/en
Publication of US20140335655A1 publication Critical patent/US20140335655A1/en
Assigned to CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT reassignment CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: STATS CHIPPAC LTD., STATS CHIPPAC, INC.
Assigned to STATS CHIPPAC PTE. LTE. reassignment STATS CHIPPAC PTE. LTE. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: STATS CHIPPAC LD.
Assigned to STATS CHIPPAC PTE. LTE. reassignment STATS CHIPPAC PTE. LTE. CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNOR'S NAME PREVIOUSLY RECORDED ON REEL 038378 FRAME 0442. ASSIGNOR(S) HEREBY CONFIRMS THE CHANGE OF NAME. Assignors: STATS CHIPPAC LTD.
Assigned to STATS ChipPAC Pte. Ltd. reassignment STATS ChipPAC Pte. Ltd. CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNOR NAME PREVIOUSLY RECORDED AT REEL: 039514 FRAME: 0451. ASSIGNOR(S) HEREBY CONFIRMS THE CHANGE OF NAME. Assignors: STATS CHIPPAC LTD.
Assigned to STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD., STATS CHIPPAC, INC. reassignment STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13025Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/4501Shape
    • H01L2224/45012Cross-sectional shape
    • H01L2224/45014Ribbon connectors, e.g. rectangular cross-section
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8136Bonding interfaces of the semiconductor or solid state body
    • H01L2224/81365Shape, e.g. interlocking features
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06513Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06541Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19107Disposition of discrete passive components off-chip wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/37Effects of the manufacturing process
    • H01L2924/37001Yield

Definitions

  • the present invention relates generally to an integrated circuit package system and more particularly to an integrated circuit package system having a mounting structure.
  • LSI large-scale IC
  • the present invention provides an integrated circuit package system includes providing a mountable structure having a contact pad and an inner pad; mounting an integrated circuit device having a linear through channel over the mountable structure with the linear through channel traversing between an integrated circuit device first side and an integrated circuit device second side; and connecting the linear through channel exposed on the integrated circuit device second side to the inner pad.
  • FIG. 1 is a top view of the integrated circuit package system 100 in a first embodiment of the present invention
  • FIG. 2 is a cross-sectional view of the integrated circuit package system along line 2 - 2 of FIG. 1 ;
  • FIG. 3 is a top view of an integrated circuit package system 300 in a second embodiment of the present invention.
  • FIG. 4 is a cross-sectional view of the integrated circuit package system along line 4 - 4 of FIG. 3 ;
  • FIG. 5 is a top view of a package in package system 500 with a first example application of the integrated circuit package system 100 in a third embodiment of the present invention
  • FIG. 6 is a cross-sectional view of the package in package system along line 6 - 6 of FIG. 5 ;
  • FIG. 7 is a flow chart of an integrated circuit package system for manufacture of the integrated circuit package system in an embodiment of the present invention.
  • horizontal is defined as a plane parallel to the plane or surface of the integrated circuit, regardless of its orientation.
  • vertical refers to a direction perpendicular to the horizontal as just defined. Terms, such as “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “upper”, “over”, and “under”, are defined with respect to the horizontal plane.
  • processing includes deposition of material, patterning, exposure, development, etching, cleaning, molding, and/or removal of the material or as required in forming a described structure.
  • system means and refers to the method and to the apparatus of the present invention in accordance with the context in which the term is used.
  • the mountable structure 104 can have a mountable structure first side 110 .
  • the mountable structure first side 110 can provide a second level 112 of the integrated circuit package system 100 .
  • the mountable structure 104 can have contact pads 114 exposed from the mountable structure first side 110 .
  • the integrated circuit device 102 can be formed by a stack of devices.
  • the integrated circuit device 102 can include a first integrated circuit 215 , such as an integrated circuit die, and a second integrated circuit 217 , such as an integrated circuit die, mounted over the first integrated circuit 215 .
  • An insulator 219 such as a dielectric layer, can be between the first integrated circuit 215 and the second integrated circuit 217 .
  • the integrated circuit device 102 can have linear through channels 216 , such as a through silicon via, connecting the integrated circuit device first side 105 to an integrated circuit device second side 218 of the integrated circuit device 102 .
  • the linear through channels 216 can traverse between the integrated circuit device first side 105 and the integrated circuit device second side 218 in a direct, linear, and continuous fashion.
  • the integrated circuit package system 100 includes the linear through channels 216 in a vertical configuration between the integrated circuit device first side 105 and the integrated circuit device second side 218 , although it is understood that the integrated circuit package system 100 can have the linear through channels 216 in a different configuration.
  • the linear through channels 216 can be in an obtuse angle between the integrated circuit device first side 105 and the integrated circuit device second side 218 .
  • the integrated circuit device 102 includes active circuitry (not shown) fabricated thereto.
  • the active circuitry can be fabricated at the integrated circuit device first side 105 or the integrated circuit device second side 218 .
  • the linear through channels 216 can be exposed on the integrated circuit device first side 105 forming the mounting pads 108 .
  • the integrated circuit device first side 105 can be used to mount additional devices that are not shown.
  • the linear through channels 216 can be exposed on the integrated circuit device second side 218 forming interconnect pads 220 .
  • the mountable structure 104 can include a protective layer 222 , such as a solder mask, and a conductive layer 224 , such as a routing trace, and an insulation layer 228 .
  • the conductive layer 224 can be over the insulation layer 228 .
  • the protective layer 222 can be over the conductive layer 224 and the insulation layer 228 .
  • the contact pads 114 can be formed by exposing the conductive layer 224 through a hole 229 in the protective layer 222 .
  • the mountable structure 104 is shown with the contact pads 114 exposed by the mountable structure first side 110 .
  • the mountable structure 104 can have the contact pads 114 exposed at a mountable structure second side 230 of the mountable structure 104 .
  • a channel height 231 is the distance between the contact pads 114 and the mounting pads 108 exposed at the integrated circuit device first side 105 .
  • the integrated circuit device 102 can be mounted over and connected to the mountable structure 104 .
  • the interconnect pads 220 can be aligned with inner pads 232 of the mountable structure 104 .
  • the inner pads 232 can be exposed from the mountable structure first side 110 and below the integrated circuit device 102 .
  • the inner pads 232 can be used for connecting the mountable structure 104 and the integrated circuit device 102 .
  • a mounting interconnect 234 such a micro solder ball, a stud bump, or a solder bump, can connect the interconnect pads 220 and the inner pads 232 .
  • the mounting interconnect 234 can connect the integrated circuit device 102 and the mountable structure 104 by a number of processes. For example, thermal compression bonding can be used to bond the inner pads 232 and the interconnect pads 220 with the mounting interconnect 234 .
  • An underfill 236 can be between the integrated circuit device 102 and the mountable structure 104 forming a hermetic seal.
  • the underfill 236 can surround the mounting interconnect 234 without covering or contaminating the contact pads 114 .
  • FIG. 3 therein is shown a top view of an integrated circuit package system 300 in a second embodiment of the present invention.
  • the top view depicts an integrated circuit device 302 , such as an integrated circuit die, mounted over a mountable structure 304 , such as an integrated circuit die or a semiconductor die.
  • the integrated circuit device 302 can have an integrated circuit device first side 305 .
  • the integrated circuit device first side 305 can provide a first level 306 of the integrated circuit package system 300 .
  • the integrated circuit device 302 can have mounting pads 308 exposed at the integrated circuit device first side 305 .
  • FIG. 4 therein is shown a cross-sectional view of the integrated circuit package system 300 along line 4 - 4 of FIG. 3 .
  • the cross-sectional view depicts the integrated circuit device 302 as the first level 306 of the integrated circuit package system 300 .
  • the cross-sectional view also depicts the mountable structure 304 as the second level 312 of the integrated circuit package system 300 .
  • the integrated circuit device 302 can be formed by a stack of devices.
  • the integrated circuit device 302 can include a first integrated circuit 415 , such as an integrated circuit die, and a second integrated circuit 417 , such as an integrated circuit die, mounted over the first integrated circuit 415 .
  • An insulator 419 such as a dielectric layer, can be between the first integrated circuit 415 and the second integrated circuit 417 .
  • the integrated circuit device 302 can have linear through channels 416 , such as a through silicon via, connecting the integrated circuit device first side 305 to an integrated circuit device second side 418 of the integrated circuit device 302 .
  • the linear through channels 416 can traverse between the integrated circuit device first side 305 and the integrated circuit device second side 418 in a direct, linear, and continuous fashion.
  • the integrated circuit package system 300 includes the linear through channels 416 in a vertical configuration between the integrated circuit device first side 305 and the integrated circuit device second side 418 , although it is understood that the integrated circuit package system 300 can have the linear through channels 416 in a different configuration.
  • the linear through channels 416 can be in an obtuse angle between the integrated circuit device first side 305 and the integrated circuit device second side 418 .
  • the integrated circuit device 302 includes active circuitry (not shown) fabricated thereto.
  • the active circuitry can be fabricated at the integrated circuit device first side 305 or the integrated circuit device second side 418 .
  • the linear through channels 416 can be exposed on the integrated circuit device first side 305 forming the mounting pads 308 .
  • the integrated circuit device first side 305 can be used to mount additional devices that are not shown.
  • the linear through channels 416 can be exposed on the integrated circuit device second side 418 forming interconnect pads 420 .
  • the mountable structure 304 can include a protective layer 422 , such as a passivation layer, a conductive layer 424 , and a semiconductor die 428 , such as a silicon substrate or an integrated circuit die.
  • the conductive layer 424 can be over the semiconductor die 428 .
  • the protective layer 422 can be over the conductive layer 424 and the semiconductor die 428 .
  • the contact pads 314 can be formed by exposing the conductive layer 424 through a hole 429 in the protective layer 422 .
  • a channel height 431 is the distance between the contact pads 314 exposed at the mountable structure first side 310 and the mounting pads 308 exposed at the integrated circuit device first side 305 .
  • the integrated circuit device 302 can be mounted over and connected to the mountable structure 304 .
  • the interconnect pads 420 can be aligned with inner pads 432 of the mountable structure 304 .
  • the inner pads 432 can be exposed from the mountable structure first side 310 and below the integrated circuit device 302 .
  • the inner pads 432 can be used for connecting the mountable structure 304 and the integrated circuit device 302 .
  • a mounting interconnect 434 such a micro solder ball, a stud bump, or a solder bump, can connect the interconnect pads 420 and the inner pads 432 .
  • the mounting interconnect 434 can connect the integrated circuit device 302 and the mountable structure 304 by a number of processes. For example, thermal compression bonding can be used to bond the inner pads 432 and the interconnect pads 420 with the mounting interconnect 434 .
  • An underfill 436 can be between the integrated circuit device 302 and the mountable structure 304 forming a hermetic seal.
  • the underfill 436 can surround the mounting interconnect 434 without covering or contaminating the contact pads 314 .
  • FIG. 5 therein is shown a top view of a package in package system 500 with a first example application of the integrated circuit package system 100 in a third embodiment of the present invention.
  • the top view depicts an encapsulation 538 , such as a cover including an epoxy molding compound, with a portion of the integrated circuit package system 100 exposed.
  • the exposed portion of the integrated circuit package system 100 can include the integrated circuit device first side 105 and the mounting pads 108 .
  • a packaged module 640 such as a packaged integrated circuit, can be mounted over a carrier 642 , such as a substrate.
  • the integrated circuit package system 100 can be mounted over the packaged module 640 with an adhesive 644 .
  • An internal interconnect 646 such as a bond wire or ribbon bond wire, can connect the carrier 642 to the mountable structure 104 .
  • the carrier 642 can have carrier pads 648 at a carrier first side 650 .
  • the internal interconnect 646 can connect between the contact pads 114 of the mountable structure first side 110 and the carrier pads 648 .
  • An external interconnect 652 such as a solder ball, can be connected to a carrier second side 654 of the carrier 642 .
  • the encapsulation 538 can be over the carrier 642 , the packaged module 640 , the internal interconnect 646 , and the integrated circuit package system 300 with the mounting pads 108 exposed.
  • An encapsulation top side 656 of the encapsulation 538 can be planar with the integrated circuit device first side 105 .
  • the encapsulation top side 656 and the integrated circuit device first side 105 can form a package in package system top side 658 .
  • the package in package system top side 658 can be used to mount a device 660 , such as flip chip or a packaged integrated circuit.
  • Device interconnects 662 such as solder balls or solder bumps, can connect the device 660 and the mounting pads 108 at the package in package system top side 658 .
  • the encapsulation top side 656 is shown without connective means. However, it is understood that connective means, such as a thin film deposit, can be over the encapsulation top side 656 and connected to the mounting pads 108 exposed at the integrated circuit device first side 105 .
  • the present invention provides an integrated circuit package system with increased packaging density, thinner package profile and lowers manufacturing cost by providing two levels of connectivity.
  • the second level or the lower level of connectivity enables manufactures to connect the integrated circuit package system to a base carrier, lowering the profile of the package in package system.
  • An integrated circuit die having linear through channels or an integrated circuit device having through silicon vias provides a first level of the integrated circuit package system over the second level. Both levels provide electrical connection to the integrated circuit package system as well as to the second level or the lower level with the linear through channels.
  • the integrated circuit package system can be tested prior to assembly, improving product yield.
  • the system 700 includes providing a mountable structure having a contact pad and an inner pad in a block 702 ; mounting an integrated circuit device having a linear through channel over the mountable structure with a linear through channel traversing between an integrated circuit device first side and an integrated circuit device second side in a block 704 ; and connecting the linear through channel exposed on the integrated circuit device second side to the inner pad in a block 706 .
  • Yet other important aspects of the embodiments include that it valuably supports and services the historical trend of reducing costs, simplifying systems, and increasing performance.
  • the integrated circuit package system of the present invention furnishes important and heretofore unknown and unavailable solutions, capabilities, and functional aspects for improving reliability in systems.
  • the resulting processes and configurations are straightforward, cost-effective, uncomplicated, highly versatile, and effective, can be implemented by adapting known technologies, and are thus readily suited for efficiently and economically manufacturing integrated circuit package devices.

Abstract

An integrated circuit package system includes: providing a mountable structure having a contact pad and an inner pad; mounting an integrated circuit device having a linear through channel over the mountable structure with the linear through channel traversing between an integrated circuit device first side and an integrated circuit device second side; and connecting the linear through channel exposed on the integrated circuit device second side to the inner pad.

Description

    CROSS-REFERENCE TO RELATED APPLICATION(S)
  • This is a divisional of co-pending U.S. patent application Ser. No. 12/239,774 filed Sep. 27, 2008.
  • TECHNICAL FIELD
  • The present invention relates generally to an integrated circuit package system and more particularly to an integrated circuit package system having a mounting structure.
  • BACKGROUND ART
  • Increased miniaturization of components, greater packaging density of integrated circuits (“ICs”), higher performance, and lower cost are ongoing goals of the computer industry. Semiconductor package structures continue to advance toward miniaturization, to increase the density of the components that are packaged therein while decreasing the sizes of the products that are made therefrom. This is in response to continually increasing demands on information and communication products for ever-reduced sizes, thicknesses, and costs, along with ever-increasing performance.
  • These increasing requirements for miniaturization are particularly noteworthy, for example, in portable information and communication devices such as cellular phones, hands-free cellular phone headsets, personal data assistants (“PDA' s”), camcorders, notebook computers, and so forth. All of these devices continue to be made smaller and thinner to improve their portability. Accordingly, large-scale IC (“LSI”) packages that are incorporated into these devices are required to be made smaller and thinner. The package configurations that house and protect LSI require them to be made smaller and thinner as well.
  • Many conventional semiconductor (or “chip”) packages are of the type where a semiconductor die is molded into a package with a resin, such as an epoxy molding compound. Numerous package approaches stack multiple integrated circuit dice or package in package (PIP) or a combination. Other approaches include package level stacking or package on package (POP).
  • Thus, a need still remains for an integrated circuit package system providing low cost manufacturing, improved yield, and improved reliability. In view of the ever-increasing need to save costs and improve efficiencies, it is more and more critical that answers be found to these problems.
  • Solutions to these problems have been long sought but prior developments have not taught or suggested any solutions and, thus, solutions to these problems have long eluded those skilled in the art.
  • DISCLOSURE OF THE INVENTION
  • The present invention provides an integrated circuit package system includes providing a mountable structure having a contact pad and an inner pad; mounting an integrated circuit device having a linear through channel over the mountable structure with the linear through channel traversing between an integrated circuit device first side and an integrated circuit device second side; and connecting the linear through channel exposed on the integrated circuit device second side to the inner pad.
  • Certain embodiments of the invention have other aspects in addition to or in place of those mentioned or obvious from the above. The aspects will become apparent to those skilled in the art from a reading of the following detailed description when taken with reference to the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a top view of the integrated circuit package system 100 in a first embodiment of the present invention;
  • FIG. 2 is a cross-sectional view of the integrated circuit package system along line 2-2 of FIG. 1;
  • FIG. 3 is a top view of an integrated circuit package system 300 in a second embodiment of the present invention;
  • FIG. 4 is a cross-sectional view of the integrated circuit package system along line 4-4 of FIG. 3;
  • FIG. 5 is a top view of a package in package system 500 with a first example application of the integrated circuit package system 100 in a third embodiment of the present invention;
  • FIG. 6 is a cross-sectional view of the package in package system along line 6-6 of FIG. 5; and
  • FIG. 7 is a flow chart of an integrated circuit package system for manufacture of the integrated circuit package system in an embodiment of the present invention.
  • BEST MODE FOR CARRYING OUT THE INVENTION
  • The following embodiments are described in sufficient detail to enable those skilled in the art to make and use the invention. It is to be understood that other embodiments would be evident based on the present disclosure, and that system, process, or mechanical changes may be made without departing from the scope of the present invention.
  • In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known circuits, system configurations, and process steps are not disclosed in detail. Likewise, the drawings showing embodiments of the system are semi-diagrammatic and not to scale and, particularly, some of the dimensions are for the clarity of presentation and are shown greatly exaggerated in the drawing FIGs. Generally, the invention can be operated in any orientation.
  • In addition, where multiple embodiments are disclosed and described having some features in common, for clarity and ease of illustration, description, and comprehension thereof, similar and like features one to another will ordinarily be described with like reference numerals. The embodiments have been numbered first embodiment, second embodiment, etc. as a matter of descriptive convenience and are not intended to have any other significance or provide limitations for the present invention.
  • For expository purposes, the term “horizontal” as used herein is defined as a plane parallel to the plane or surface of the integrated circuit, regardless of its orientation. The term “vertical” refers to a direction perpendicular to the horizontal as just defined. Terms, such as “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “upper”, “over”, and “under”, are defined with respect to the horizontal plane.
  • The term “on” means there is direct contact among elements. The term “processing” as used herein includes deposition of material, patterning, exposure, development, etching, cleaning, molding, and/or removal of the material or as required in forming a described structure. The term “system” as used herein means and refers to the method and to the apparatus of the present invention in accordance with the context in which the term is used.
  • Referring now to FIG. 1, therein is shown a top view of an integrated circuit package system 100 in a first embodiment of the present invention. The top view depicts an integrated circuit device 102, such as a stack of integrated circuit dies, mounted over a mountable structure 104, such as a substrate. The integrated circuit device 102 can have an integrated circuit device first side 105. The integrated circuit device first side 105 can provide a first level 106 of the integrated circuit package system 100. The integrated circuit device 102 can have mounting pads 108 exposed at the integrated circuit device first side 105.
  • The mountable structure 104 can have a mountable structure first side 110. The mountable structure first side 110 can provide a second level 112 of the integrated circuit package system 100. The mountable structure 104 can have contact pads 114 exposed from the mountable structure first side 110.
  • Referring now to FIG. 2, therein is shown a cross-sectional view of the integrated circuit package system 100 along line 2-2 of FIG. 1. The cross-sectional view depicts the integrated circuit device 102 as the first level 106 of the integrated circuit package system 100. The cross-sectional view also depicts the mountable structure 104 as the second level 112 of the integrated circuit package system 100.
  • The integrated circuit device 102 can be formed by a stack of devices. For example, the integrated circuit device 102 can include a first integrated circuit 215, such as an integrated circuit die, and a second integrated circuit 217, such as an integrated circuit die, mounted over the first integrated circuit 215. An insulator 219, such as a dielectric layer, can be between the first integrated circuit 215 and the second integrated circuit 217.
  • The integrated circuit device 102 can have linear through channels 216, such as a through silicon via, connecting the integrated circuit device first side 105 to an integrated circuit device second side 218 of the integrated circuit device 102. The linear through channels 216 can traverse between the integrated circuit device first side 105 and the integrated circuit device second side 218 in a direct, linear, and continuous fashion.
  • For illustrative purposes, the integrated circuit package system 100 includes the linear through channels 216 in a vertical configuration between the integrated circuit device first side 105 and the integrated circuit device second side 218, although it is understood that the integrated circuit package system 100 can have the linear through channels 216 in a different configuration. For example, the linear through channels 216 can be in an obtuse angle between the integrated circuit device first side 105 and the integrated circuit device second side 218.
  • The integrated circuit device 102 includes active circuitry (not shown) fabricated thereto. The active circuitry can be fabricated at the integrated circuit device first side 105 or the integrated circuit device second side 218.
  • The linear through channels 216 can be exposed on the integrated circuit device first side 105 forming the mounting pads 108. The integrated circuit device first side 105 can be used to mount additional devices that are not shown. The linear through channels 216 can be exposed on the integrated circuit device second side 218 forming interconnect pads 220.
  • The mountable structure 104 can include a protective layer 222, such as a solder mask, and a conductive layer 224, such as a routing trace, and an insulation layer 228. The conductive layer 224 can be over the insulation layer 228. The protective layer 222 can be over the conductive layer 224 and the insulation layer 228.
  • The contact pads 114 can be formed by exposing the conductive layer 224 through a hole 229 in the protective layer 222. For illustrative purposes, the mountable structure 104 is shown with the contact pads 114 exposed by the mountable structure first side 110. Although, it is understood that the mountable structure 104 can have the contact pads 114 exposed at a mountable structure second side 230 of the mountable structure 104. A channel height 231 is the distance between the contact pads 114 and the mounting pads 108 exposed at the integrated circuit device first side 105.
  • The integrated circuit device 102 can be mounted over and connected to the mountable structure 104. The interconnect pads 220 can be aligned with inner pads 232 of the mountable structure 104. The inner pads 232 can be exposed from the mountable structure first side 110 and below the integrated circuit device 102. The inner pads 232 can be used for connecting the mountable structure 104 and the integrated circuit device 102. A mounting interconnect 234, such a micro solder ball, a stud bump, or a solder bump, can connect the interconnect pads 220 and the inner pads 232.
  • The mounting interconnect 234 can connect the integrated circuit device 102 and the mountable structure 104 by a number of processes. For example, thermal compression bonding can be used to bond the inner pads 232 and the interconnect pads 220 with the mounting interconnect 234.
  • An underfill 236 can be between the integrated circuit device 102 and the mountable structure 104 forming a hermetic seal. The underfill 236 can surround the mounting interconnect 234 without covering or contaminating the contact pads 114.
  • Referring now to FIG. 3, therein is shown a top view of an integrated circuit package system 300 in a second embodiment of the present invention. The top view depicts an integrated circuit device 302, such as an integrated circuit die, mounted over a mountable structure 304, such as an integrated circuit die or a semiconductor die. The integrated circuit device 302 can have an integrated circuit device first side 305. The integrated circuit device first side 305 can provide a first level 306 of the integrated circuit package system 300. The integrated circuit device 302 can have mounting pads 308 exposed at the integrated circuit device first side 305.
  • The mountable structure 304 can have a mountable structure first side 310. The mountable structure first side 310 can provide a second level 312 of the integrated circuit package system 300. The mountable structure 304 can have contact pads 314 exposed from the mountable structure first side 310.
  • Referring now to FIG. 4, therein is shown a cross-sectional view of the integrated circuit package system 300 along line 4-4 of FIG. 3. The cross-sectional view depicts the integrated circuit device 302 as the first level 306 of the integrated circuit package system 300. The cross-sectional view also depicts the mountable structure 304 as the second level 312 of the integrated circuit package system 300.
  • The integrated circuit device 302 can be formed by a stack of devices. For example, the integrated circuit device 302 can include a first integrated circuit 415, such as an integrated circuit die, and a second integrated circuit 417, such as an integrated circuit die, mounted over the first integrated circuit 415. An insulator 419, such as a dielectric layer, can be between the first integrated circuit 415 and the second integrated circuit 417.
  • The integrated circuit device 302 can have linear through channels 416, such as a through silicon via, connecting the integrated circuit device first side 305 to an integrated circuit device second side 418 of the integrated circuit device 302. The linear through channels 416 can traverse between the integrated circuit device first side 305 and the integrated circuit device second side 418 in a direct, linear, and continuous fashion.
  • For illustrative purposes, the integrated circuit package system 300 includes the linear through channels 416 in a vertical configuration between the integrated circuit device first side 305 and the integrated circuit device second side 418, although it is understood that the integrated circuit package system 300 can have the linear through channels 416 in a different configuration. For example, the linear through channels 416 can be in an obtuse angle between the integrated circuit device first side 305 and the integrated circuit device second side 418.
  • The integrated circuit device 302 includes active circuitry (not shown) fabricated thereto. The active circuitry can be fabricated at the integrated circuit device first side 305 or the integrated circuit device second side 418.
  • The linear through channels 416 can be exposed on the integrated circuit device first side 305 forming the mounting pads 308. The integrated circuit device first side 305 can be used to mount additional devices that are not shown. The linear through channels 416 can be exposed on the integrated circuit device second side 418 forming interconnect pads 420.
  • The mountable structure 304 can include a protective layer 422, such as a passivation layer, a conductive layer 424, and a semiconductor die 428, such as a silicon substrate or an integrated circuit die. The conductive layer 424 can be over the semiconductor die 428. The protective layer 422 can be over the conductive layer 424 and the semiconductor die 428.
  • The contact pads 314 can be formed by exposing the conductive layer 424 through a hole 429 in the protective layer 422. A channel height 431 is the distance between the contact pads 314 exposed at the mountable structure first side 310 and the mounting pads 308 exposed at the integrated circuit device first side 305.
  • The integrated circuit device 302 can be mounted over and connected to the mountable structure 304. The interconnect pads 420 can be aligned with inner pads 432 of the mountable structure 304. The inner pads 432 can be exposed from the mountable structure first side 310 and below the integrated circuit device 302. The inner pads 432 can be used for connecting the mountable structure 304 and the integrated circuit device 302. A mounting interconnect 434, such a micro solder ball, a stud bump, or a solder bump, can connect the interconnect pads 420 and the inner pads 432.
  • The mounting interconnect 434 can connect the integrated circuit device 302 and the mountable structure 304 by a number of processes. For example, thermal compression bonding can be used to bond the inner pads 432 and the interconnect pads 420 with the mounting interconnect 434.
  • An underfill 436 can be between the integrated circuit device 302 and the mountable structure 304 forming a hermetic seal. The underfill 436 can surround the mounting interconnect 434 without covering or contaminating the contact pads 314.
  • Referring now to FIG. 5, therein is shown a top view of a package in package system 500 with a first example application of the integrated circuit package system 100 in a third embodiment of the present invention. The top view depicts an encapsulation 538, such as a cover including an epoxy molding compound, with a portion of the integrated circuit package system 100 exposed. The exposed portion of the integrated circuit package system 100 can include the integrated circuit device first side 105 and the mounting pads 108.
  • Referring now to FIG. 6, therein is shown a cross-sectional view of the package in package system 500 along line 6-6 of FIG. 5. A packaged module 640, such as a packaged integrated circuit, can be mounted over a carrier 642, such as a substrate. The integrated circuit package system 100 can be mounted over the packaged module 640 with an adhesive 644.
  • An internal interconnect 646, such as a bond wire or ribbon bond wire, can connect the carrier 642 to the mountable structure 104. The carrier 642 can have carrier pads 648 at a carrier first side 650. The internal interconnect 646 can connect between the contact pads 114 of the mountable structure first side 110 and the carrier pads 648. An external interconnect 652, such as a solder ball, can be connected to a carrier second side 654 of the carrier 642.
  • The encapsulation 538 can be over the carrier 642, the packaged module 640, the internal interconnect 646, and the integrated circuit package system 300 with the mounting pads 108 exposed. An encapsulation top side 656 of the encapsulation 538 can be planar with the integrated circuit device first side 105. The encapsulation top side 656 and the integrated circuit device first side 105 can form a package in package system top side 658.
  • The package in package system top side 658 can be used to mount a device 660, such as flip chip or a packaged integrated circuit. Device interconnects 662, such as solder balls or solder bumps, can connect the device 660 and the mounting pads 108 at the package in package system top side 658. For illustrative purposes, the encapsulation top side 656 is shown without connective means. However, it is understood that connective means, such as a thin film deposit, can be over the encapsulation top side 656 and connected to the mounting pads 108 exposed at the integrated circuit device first side 105.
  • It has been discovered that the present invention provides an integrated circuit package system with increased packaging density, thinner package profile and lowers manufacturing cost by providing two levels of connectivity. The second level or the lower level of connectivity enables manufactures to connect the integrated circuit package system to a base carrier, lowering the profile of the package in package system. An integrated circuit die having linear through channels or an integrated circuit device having through silicon vias provides a first level of the integrated circuit package system over the second level. Both levels provide electrical connection to the integrated circuit package system as well as to the second level or the lower level with the linear through channels. The integrated circuit package system can be tested prior to assembly, improving product yield.
  • Referring now to FIG. 7, therein is shown a flow chart of an integrated circuit package system 700 for a manufacture of the integrated circuit package system 100 in an embodiment of the present invention. The system 700 includes providing a mountable structure having a contact pad and an inner pad in a block 702; mounting an integrated circuit device having a linear through channel over the mountable structure with a linear through channel traversing between an integrated circuit device first side and an integrated circuit device second side in a block 704; and connecting the linear through channel exposed on the integrated circuit device second side to the inner pad in a block 706.
  • Yet other important aspects of the embodiments include that it valuably supports and services the historical trend of reducing costs, simplifying systems, and increasing performance.
  • These and other valuable aspects of the embodiments consequently further the state of the technology to at least the next level.
  • Thus, it has been discovered that the integrated circuit package system of the present invention furnishes important and heretofore unknown and unavailable solutions, capabilities, and functional aspects for improving reliability in systems. The resulting processes and configurations are straightforward, cost-effective, uncomplicated, highly versatile, and effective, can be implemented by adapting known technologies, and are thus readily suited for efficiently and economically manufacturing integrated circuit package devices.
  • While the invention has been described in conjunction with a specific best mode, it is to be understood that many alternatives, modifications, and variations will be apparent to those skilled in the art in light of the aforegoing description. Accordingly, it is intended to embrace all such alternatives, modifications, and variations that fall within the scope of the included claims. All matters hithertofore set forth herein or shown in the accompanying drawings are to be interpreted in an illustrative and non-limiting sense.

Claims (10)

What is claimed is:
1. An integrated circuit package system comprising:
providing a mountable structure having a contact pad and an inner pad;
mounting an integrated circuit device having a linear through channel over the mountable structure with the linear through channel traversing between an integrated circuit device first side and an integrated circuit device second side; and
connecting the linear through channel exposed on the integrated circuit device second side to the inner pad.
2. The system as claimed in claim 1 wherein providing the mountable structure includes providing an insulation layer or a semiconductor die
3. The system as claimed in claim 1 further comprising forming the integrated circuit device includes:
providing a first integrated circuit; and
mounting a second integrated circuit over the first integrated circuit.
4. The system as claimed in claim 1 further comprising:
mounting the mountable structure over a carrier; and
connecting the contact pad and the carrier; and
encapsulating the carrier and the mountable structure with the linear through channel exposed.
5. The system as claimed in claim 1 further comprising forming an encapsulation over the mountable structure with the linear through channel exposed and with the encapsulation planar with the integrated circuit device first side.
6. An integrated circuit package system comprising:
providing a mountable structure having a contact pad and an inner pad;
mounting an integrated circuit device having a linear through channel over the mountable structure with the contact pad exposed and with the linear through channel traversing between an integrated circuit device first side and an integrated circuit device second side; and
connecting a mounting interconnect between the linear through channel exposed on the integrated circuit device second side and the inner pad.
7. The system as claimed in claim 6 further comprising forming an underfill around the mounting interconnect.
8. The system as claimed in claim 6 wherein providing the mountable structure includes providing the mountable structure having the protective layer with the contact pad exposed from the protective layer.
9. The system as claimed in claim 6 wherein mounting the integrated circuit device having the linear through channel over the mountable structure includes mounting the integrated circuit device over the inner pad.
10. The system as claimed in claim 6 further comprising:
mounting a packaged module over a carrier;
mounting the mountable structure over the packaged module;
connecting the contact pad and the carrier; and
encapsulating the carrier, the packaged module, the mountable structure, and the integrated circuit device with the linear through channel exposed; and
mounting a device over the linear through channel.
US14/341,578 2008-09-27 2014-07-25 Integrated circuit package system with mounting structure Abandoned US20140335655A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/341,578 US20140335655A1 (en) 2008-09-27 2014-07-25 Integrated circuit package system with mounting structure

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/239,774 US8803330B2 (en) 2008-09-27 2008-09-27 Integrated circuit package system with mounting structure
US14/341,578 US20140335655A1 (en) 2008-09-27 2014-07-25 Integrated circuit package system with mounting structure

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/239,774 Division US8803330B2 (en) 2008-09-27 2008-09-27 Integrated circuit package system with mounting structure

Publications (1)

Publication Number Publication Date
US20140335655A1 true US20140335655A1 (en) 2014-11-13

Family

ID=42056531

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/239,774 Active 2031-08-29 US8803330B2 (en) 2008-09-27 2008-09-27 Integrated circuit package system with mounting structure
US14/341,578 Abandoned US20140335655A1 (en) 2008-09-27 2014-07-25 Integrated circuit package system with mounting structure

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/239,774 Active 2031-08-29 US8803330B2 (en) 2008-09-27 2008-09-27 Integrated circuit package system with mounting structure

Country Status (1)

Country Link
US (2) US8803330B2 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7868729B2 (en) * 2009-03-03 2011-01-11 Freescale Semiconductor, Inc. Stacked device assembly with integrated coil and method of forming same
US9324659B2 (en) 2011-08-01 2016-04-26 Stats Chippac, Ltd. Semiconductor device and method of forming POP with stacked semiconductor die and bumps formed directly on the lower die

Citations (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5973396A (en) * 1996-02-16 1999-10-26 Micron Technology, Inc. Surface mount IC using silicon vias in an area array format or same size as die array
US6737750B1 (en) * 2001-12-07 2004-05-18 Amkor Technology, Inc. Structures for improving heat dissipation in stacked semiconductor packages
US6861288B2 (en) * 2003-01-23 2005-03-01 St Assembly Test Services, Ltd. Stacked semiconductor packages and method for the fabrication thereof
US20050067714A1 (en) * 2003-09-30 2005-03-31 Rumer Christopher L. Method and apparatus for a dual substrate package
US6936929B1 (en) * 2003-03-17 2005-08-30 National Semiconductor Corporation Multichip packages with exposed dice
USRE39426E1 (en) * 1996-06-19 2006-12-12 International Business Machines Corporation Thermally enhanced flip chip package and method of forming
US7364945B2 (en) * 2005-03-31 2008-04-29 Stats Chippac Ltd. Method of mounting an integrated circuit package in an encapsulant cavity
US7372141B2 (en) * 2005-03-31 2008-05-13 Stats Chippac Ltd. Semiconductor stacked package assembly having exposed substrate surfaces on upper and lower sides
US20080315372A1 (en) * 2007-06-20 2008-12-25 Stats Chippac, Ltd. Wafer Level Integration Package
US20090008798A1 (en) * 2003-01-15 2009-01-08 Fujitsu Limited Semiconductor device suitable for a stacked structure
US20090014897A1 (en) * 2003-05-15 2009-01-15 Kumamoto Technology & Industry Foundation Semiconductor chip package and method of manufacturing the same
US20090020865A1 (en) * 2007-07-16 2009-01-22 Chao-Yuan Su Method for Packaging Semiconductor Dies Having Through-Silicon Vias
US7682873B2 (en) * 2002-09-17 2010-03-23 Chippac, Inc. Semiconductor multi-package module having package stacked over die-down flip chip ball grid array package and having wire bond interconnect between stacked packages
US20100148336A1 (en) * 2008-12-12 2010-06-17 Byung Tai Do Integrated circuit packaging system having through silicon vias with partial depth metal fill regions and method of manufacture thereof
US20120001315A1 (en) * 2010-06-30 2012-01-05 Hitachi, Ltd. Semiconductor device
US20120056312A1 (en) * 2010-09-02 2012-03-08 Stats Chippac, Ltd. Semiconductor Device and Method of Forming TSV Semiconductor Wafer with Embedded Semiconductor Die
US8169064B2 (en) * 2005-02-04 2012-05-01 Stats Chippac Ltd. Nested integrated circuit package on package system
US20120241928A1 (en) * 2011-03-23 2012-09-27 Lionel Chien Hui Tay Integrated circuit packaging system with flipchip leadframe and method of manufacture thereof
US20140091471A1 (en) * 2012-10-02 2014-04-03 Taiwan Semiconductor Manufacturing Company, Ltd. Apparatus and Method for a Component Package
US20140319702A1 (en) * 2007-06-29 2014-10-30 Stats Chippac, Ltd. Stackable Package by Using Internal Stacking Modules
US20150084206A1 (en) * 2013-09-24 2015-03-26 Stats Chippac, Ltd. Semiconductor Device and Method of Forming Dual Fan-Out Semiconductor Package

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6444576B1 (en) * 2000-06-16 2002-09-03 Chartered Semiconductor Manufacturing, Ltd. Three dimensional IC package module
KR100435813B1 (en) * 2001-12-06 2004-06-12 삼성전자주식회사 Multi chip package using metal bar and manufacturing method thereof
TWI311353B (en) * 2003-04-18 2009-06-21 Advanced Semiconductor Eng Stacked chip package structure
US7317256B2 (en) * 2005-06-01 2008-01-08 Intel Corporation Electronic packaging including die with through silicon via
US7435619B2 (en) * 2006-02-14 2008-10-14 Stats Chippac Ltd. Method of fabricating a 3-D package stacking system

Patent Citations (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5973396A (en) * 1996-02-16 1999-10-26 Micron Technology, Inc. Surface mount IC using silicon vias in an area array format or same size as die array
USRE39426E1 (en) * 1996-06-19 2006-12-12 International Business Machines Corporation Thermally enhanced flip chip package and method of forming
US6737750B1 (en) * 2001-12-07 2004-05-18 Amkor Technology, Inc. Structures for improving heat dissipation in stacked semiconductor packages
US7682873B2 (en) * 2002-09-17 2010-03-23 Chippac, Inc. Semiconductor multi-package module having package stacked over die-down flip chip ball grid array package and having wire bond interconnect between stacked packages
US20090008798A1 (en) * 2003-01-15 2009-01-08 Fujitsu Limited Semiconductor device suitable for a stacked structure
US6861288B2 (en) * 2003-01-23 2005-03-01 St Assembly Test Services, Ltd. Stacked semiconductor packages and method for the fabrication thereof
US6936929B1 (en) * 2003-03-17 2005-08-30 National Semiconductor Corporation Multichip packages with exposed dice
US20090014897A1 (en) * 2003-05-15 2009-01-15 Kumamoto Technology & Industry Foundation Semiconductor chip package and method of manufacturing the same
US20050067714A1 (en) * 2003-09-30 2005-03-31 Rumer Christopher L. Method and apparatus for a dual substrate package
US8169064B2 (en) * 2005-02-04 2012-05-01 Stats Chippac Ltd. Nested integrated circuit package on package system
US7372141B2 (en) * 2005-03-31 2008-05-13 Stats Chippac Ltd. Semiconductor stacked package assembly having exposed substrate surfaces on upper and lower sides
US7364945B2 (en) * 2005-03-31 2008-04-29 Stats Chippac Ltd. Method of mounting an integrated circuit package in an encapsulant cavity
US20080315372A1 (en) * 2007-06-20 2008-12-25 Stats Chippac, Ltd. Wafer Level Integration Package
US20140319702A1 (en) * 2007-06-29 2014-10-30 Stats Chippac, Ltd. Stackable Package by Using Internal Stacking Modules
US20090020865A1 (en) * 2007-07-16 2009-01-22 Chao-Yuan Su Method for Packaging Semiconductor Dies Having Through-Silicon Vias
US20100148336A1 (en) * 2008-12-12 2010-06-17 Byung Tai Do Integrated circuit packaging system having through silicon vias with partial depth metal fill regions and method of manufacture thereof
US20120001315A1 (en) * 2010-06-30 2012-01-05 Hitachi, Ltd. Semiconductor device
US20120056312A1 (en) * 2010-09-02 2012-03-08 Stats Chippac, Ltd. Semiconductor Device and Method of Forming TSV Semiconductor Wafer with Embedded Semiconductor Die
US20120241928A1 (en) * 2011-03-23 2012-09-27 Lionel Chien Hui Tay Integrated circuit packaging system with flipchip leadframe and method of manufacture thereof
US20140091471A1 (en) * 2012-10-02 2014-04-03 Taiwan Semiconductor Manufacturing Company, Ltd. Apparatus and Method for a Component Package
US20150084206A1 (en) * 2013-09-24 2015-03-26 Stats Chippac, Ltd. Semiconductor Device and Method of Forming Dual Fan-Out Semiconductor Package

Also Published As

Publication number Publication date
US20100078828A1 (en) 2010-04-01
US8803330B2 (en) 2014-08-12

Similar Documents

Publication Publication Date Title
US8264091B2 (en) Integrated circuit packaging system with encapsulated via and method of manufacture thereof
US7923290B2 (en) Integrated circuit packaging system having dual sided connection and method of manufacture thereof
US8421210B2 (en) Integrated circuit packaging system with dual side connection and method of manufacture thereof
US8633059B2 (en) Integrated circuit packaging system with interconnect and method of manufacture thereof
US7911070B2 (en) Integrated circuit packaging system having planar interconnect
US9236319B2 (en) Stacked integrated circuit package system
US8334169B2 (en) Integrated circuit packaging system and method of manufacture thereof
US20080211084A1 (en) Integrated circuit package system with interposer
US8138590B2 (en) Integrated circuit package system with wire-in-film encapsulation
US8482115B2 (en) Integrated circuit packaging system with dual side connection and method of manufacture thereof
US8102666B2 (en) Integrated circuit package system
US10043733B1 (en) Integrated circuit packaging system and method of manufacture thereof
US9219029B2 (en) Integrated circuit packaging system with terminals and method of manufacture thereof
US7968995B2 (en) Integrated circuit packaging system with package-on-package and method of manufacture thereof
US9748203B2 (en) Integrated circuit packaging system with conductive pillars and method of manufacture thereof
US8623711B2 (en) Integrated circuit packaging system with package-on-package and method of manufacture thereof
US8981577B2 (en) Integrated circuit packaging system with interconnect and method of manufacture thereof
US20140335655A1 (en) Integrated circuit package system with mounting structure
US8703538B2 (en) Integrated circuit packaging system with external wire connection and method of manufacture thereof
US8420448B2 (en) Integrated circuit packaging system with pads and method of manufacture thereof
US8513801B2 (en) Integrated circuit package system
US9034692B2 (en) Integrated circuit packaging system with a flip chip and method of manufacture thereof
US20120223435A1 (en) Integrated circuit packaging system with leads and method of manufacture thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT, HONG KONG

Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:036288/0748

Effective date: 20150806

Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY

Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:036288/0748

Effective date: 20150806

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: STATS CHIPPAC PTE. LTE., SINGAPORE

Free format text: CHANGE OF NAME;ASSIGNOR:STATS CHIPPAC LD.;REEL/FRAME:038378/0442

Effective date: 20160329

AS Assignment

Owner name: STATS CHIPPAC PTE. LTE., SINGAPORE

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNOR'S NAME PREVIOUSLY RECORDED ON REEL 038378 FRAME 0442. ASSIGNOR(S) HEREBY CONFIRMS THE CHANGE OF NAME;ASSIGNOR:STATS CHIPPAC LTD.;REEL/FRAME:039514/0451

Effective date: 20160329

AS Assignment

Owner name: STATS CHIPPAC PTE. LTD., SINGAPORE

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNOR NAME PREVIOUSLY RECORDED AT REEL: 039514 FRAME: 0451. ASSIGNOR(S) HEREBY CONFIRMS THE CHANGE OF NAME;ASSIGNOR:STATS CHIPPAC LTD.;REEL/FRAME:039980/0838

Effective date: 20160329

AS Assignment

Owner name: STATS CHIPPAC, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:053476/0094

Effective date: 20190503

Owner name: STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD., SINGAPORE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:053476/0094

Effective date: 20190503