US20100128191A1 - Increasing lcd aperture ratios - Google Patents
Increasing lcd aperture ratios Download PDFInfo
- Publication number
- US20100128191A1 US20100128191A1 US12/692,542 US69254210A US2010128191A1 US 20100128191 A1 US20100128191 A1 US 20100128191A1 US 69254210 A US69254210 A US 69254210A US 2010128191 A1 US2010128191 A1 US 2010128191A1
- Authority
- US
- United States
- Prior art keywords
- electrode
- pixel
- region
- liquid crystal
- electrodes
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
- G02F1/134309—Electrodes characterised by their geometrical arrangement
- G02F1/134336—Matrix
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1337—Surface-induced orientation of the liquid crystal molecules, e.g. by alignment layers
- G02F1/133707—Structures for producing distorted electric fields, e.g. bumps, protrusions, recesses, slits in pixel electrodes
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
- G02F1/134309—Electrodes characterised by their geometrical arrangement
- G02F1/134345—Subdivided pixels, e.g. for grey scale or redundancy
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136286—Wiring, e.g. gate line, drain line
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F2201/00—Constructional arrangements not provided for in groups G02F1/00 - G02F7/00
- G02F2201/40—Arrangements for improving the aperture ratio
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0421—Structural details of the set of electrodes
- G09G2300/0426—Layout of electrodes and connections
Definitions
- This disclosure relates to display panels in general, and more particularly, to display panels for liquid crystal displays (LCDs) having improved aperture ratios.
- LCDs liquid crystal displays
- LCDs constitute one of the more widely used types of flat panel displays (FPDs), and typically include two display panels on which field generating electrodes, such as pixel electrodes and a common electrode, are respectively formed, with a layer of a liquid crystal material interposed between the two panels.
- field generating electrodes such as pixel electrodes and a common electrode
- a voltage is applied to the field generating electrodes to generate an electric field in the liquid crystal layer, which determines the orientation of the molecules of the liquid crystal layer therebetween and thereby controls the polarization of light passing through the panels so as to display an image.
- VA mode LCD vertical alignment
- VA mode LCDs share a major drawback with other types of LCDs, namely, a relatively narrow viewing angle.
- Various methods have been introduced in an effort to overcome this drawback. For example, one method includes arranging the liquid crystal molecules vertically with respect to the upper and lower substrates and then forming cutout patterns in the pixel electrodes and the electrode facing the pixel electrode.
- the pixel electrodes are divided into a plurality of sub-electrodes.
- the aperture ratio of the pixel is reduced proportionately to the area of the cutout pattern. Furthermore, if sub-electrodes are formed in a pixel, the aperture ratio of the pixel is also reduced, due to the presence of a connecting member needed for electrically connecting the sub-electrodes to each other.
- LCDs with higher brightness are provided in which the improvement in brightness is achieved by minimizing the amount of reduction in the aperture ratio of the LCDs that otherwise result from the above measures taken to increase their viewing angles.
- an LCD includes a first insulating substrate, a semiconductor, a gate insulating layer, a gate line, an interlayer insulating layer, a data line, a drain electrode, a passivation layer, and a pixel electrode.
- the semiconductor is formed on the insulating substrate, and includes a source region, a drain region, and a channel region.
- the gate insulating layer is formed on the semiconductor.
- the gate line is formed on the gate insulating layer and overlaps the channel region.
- the interlayer insulating layer is formed on the gate line.
- the data line is formed on the interlayer insulating layer and has a source electrode electrically connected to the source region.
- the drain electrode is electrically connected to the drain region.
- the passivation layer is formed on the data line and drain electrode.
- the pixel electrode is formed on the passivation layer and is electrically connected to the drain electrode. The data line overlaps the drain region.
- the source electrode may overlap the source region.
- the gate line may include a gate electrode protruding from the gate line, and the channel region may include a first channel region overlapping the gate line and a second channel region overlapping the gate electrode.
- the semiconductor may incorporate one or more bends and be made of polysilicon.
- the pixel electrode may comprise a plurality of sub-electrodes, each having a quadrangular shape with rounded corners, may be aligned in a matrix along with a plurality of other pixel electrodes, and may cross the pixel electrode of an adjacent pixel row so that three adjacent pixel electrodes form a triple pixel region, and the semiconductor may be formed so as to extend through two adjacent triple pixel regions.
- Each triple pixel region may be comprise two corners of two laterally adjacent pixel electrodes and one edge of a vertically adjacent pixel electrode.
- the liquid crystal display may further include a second substrate disposed in facing opposition to the first insulating substrate, a light blocking member formed on the second substrate, a color filter formed in a region defined by the light blocking member, and a common electrode having a plurality of cutouts formed on the color filter.
- the light blocking member may have light blocking regions corresponding to respective ones of the triple pixel regions, and each cutout of the common electrode may correspond to the center of a corresponding one of the sub-electrodes.
- Color filters corresponding to respective ones of the three pixel electrodes of each triple pixel region may respectively display red, green, or blue.
- FIG. 1 is a partial plan view of an exemplary embodiment of an LCD in accordance with the present invention, showing a group of exemplary pixels thereof;
- FIG. 2 is a partial plan view of an exemplary embodiment of a thin film transistor (TFT) array panel of the LCD of FIG. 1
- TFT thin film transistor
- FIG. 3 is a partial plan view of an exemplary embodiment of a common electrode panel of the LCD of FIG. 1 ;
- FIG. 4 is a partial cross-sectional view of the LCD of FIG. 1 , as seen along the lines of the section IV-IV taken therein;
- FIG. 5 is a partial plan view of another exemplary embodiment of a TFT array panel in accordance with the present invention.
- FIG. 6 is a partial cross-sectional view of the TFT array panel of FIG. 5 , as seen along the lines of the section VI-VI taken therein.
- FIG. 1 is a partial plan view of the exemplary LCD, showing a group of exemplary pixels thereof
- FIG. 2 is a partial plan view of an exemplary embodiment of a thin film transistor (TFT) array panel of the LCD of FIG. 1
- FIG. 3 is a partial plan view of an exemplary embodiment of a common electrode panel of the LCD of FIG. 1
- FIG. 4 is a partial cross-sectional view of the LCD of FIG. 1 , as seen along the lines of the section IV-IV taken therein.
- TFT thin film transistor
- the exemplary LCD includes a TFT array panel 100 , a common electrode panel 200 disposed in facing opposition to the TFT array panel 100 , and a layer of a liquid crystal material 3 interposed between the thin film transistor display panel 100 and the common electrode panel 200 .
- the exemplary TFT array panel 100 includes a blocking film 111 made of silicon oxide (SiOx) or silicon nitride (SiNx) formed on an insulating substrate 110 , which is made of transparent glass or plastic.
- the blocking film 111 may have a multi-layered structure.
- Each semiconductor island 151 includes a first horizontal unit 151 a extending in a horizontal direction, a vertical unit 151 b extending in a vertical direction from the first horizontal unit 151 a, and a second horizontal unit 151 c connected to the vertical unit 151 b and extending in a horizontal direction.
- the first horizontal unit 151 a and the second horizontal unit 151 c may each have a wide end for making connection with another layer.
- Each of the semiconductor islands 151 includes an extrinsic region having a conductive impurity and an intrinsic region having little, if any, conductive impurity.
- the extrinsic region includes a heavily doped region having a high impurity concentration and a lightly doped region having a low impurity concentration.
- the intrinsic region includes two channel regions 154 a and 154 b that are physically separated from each other. Each of the channel regions 154 a and 154 b is located at the vertical unit 151 b and the second horizontal unit 151 c of the semiconductor island 151 , respectively.
- the high concentration extrinsic regions includes a source region 153 , a source/drain region 159 , and a drain region 155 , which are divided into sectors by the channel regions 154 a and 154 b.
- the lightly doped extrinsic regions 152 a and 152 b are formed between the heavily doped regions 153 , 155 , and 159 , and the channel regions 154 a and 154 b comprise lightly doped drain (LDD) regions and have narrower widths as compared to the other regions.
- LDD lightly doped drain
- the conductive impurity may be a P-type impurity, including boron (B) or gallium (Ga), or an N-type impurity, including phosphor (P) or arsenic (As).
- the lightly doped regions 152 a and 152 b prevent the occurrence of a leakage current and punch-through of the thin film transistor, and in an alternative embodiment, an offset region having no impurity can be substituted for the lightly doped regions 152 a and 152 b.
- a gate insulating layer 140 made of silicon nitride or silicon oxide is formed on the semiconductor islands 151 and the blocking film 111 , and a plurality of gate lines 121 and a plurality of storage electrode lines 131 extending generally in a horizontal direction are formed on the gate insulating layer 140 .
- the gate lines 121 respectively transfer gate signals and include a plurality of respective gate electrodes 124 that protrude upwardly in, e.g., FIG. 2 .
- each gate line 121 overlaps the channel region 154 a in the vertical unit 151 b of the semiconductor island 151 , and the gate electrode 124 overlaps the channel region 154 b formed in the second horizontal unit 151 c of the semiconductor island 151 .
- the predetermined portion of each gate line 121 that overlaps the channel region 154 a formed in the vertical unit 151 b functions as a gate electrode of an associated thin film transistor.
- Each of the gate lines 121 may have a wide end that is used for connection with another layer or an external driving circuit. Where a gate driving circuit (not illustrated) for generating a gate signal is integrated on the substrate 110 , the gate line 121 may connect directly to the gate driving circuit.
- Each of the storage electrode lines 131 receives a predetermined voltage, and includes widened storage electrodes 133 having portions that protrude upwardly and downwardly, as illustrated in FIGS. 1 and 2 .
- Each storage electrode line 131 is separated from the adjacent gate lines 121 by the same respective distances.
- the gate lines 121 and the storage electrode lines 131 may be made of an aluminum group metal, including aluminum (Al) and an aluminum alloy, a silver group metal, including silver (Ag) and a silver alloy, a copper group metal, including copper (Cu) and a copper alloy, a molybdenum group metal, including molybdenum (Mo) and a molybdenum alloy, chromium (Cr), tantalum (Ta), or titanium (Ti).
- the gate lines 121 and the storage electrode lines 131 may have a multilayered structure having two conductive layers (not illustrated), each having different physical properties than the other.
- one of the conductive layers may be made of a metal having a low resistivity, for example, an aluminum group metal, a silver group metal, or a copper group metal, in order to reduce signal delay or voltage drop.
- the other layer may be made of a different material, and in particular, one having excellent physical, chemical, and electrical contact characteristics in conjunction with indium tin oxide (ITO) and indium zinc oxide (IZO), such as a molybdenum group metal, chromium, tantalum, and titanium.
- ITO indium tin oxide
- IZO indium zinc oxide
- the gate lines 121 and the storage electrode lines 131 may be formed of a chromium lower layer and an aluminum (alloy) upper layer, or an aluminum (alloy) lower layer and a molybdenum (alloy) upper layer.
- the gate lines 121 and the storage electrode lines 131 may be formed of various other metals or conductors.
- the sides of the gate lines 121 and the storage electrode lines 131 may be inclined relative to the substrate 110 , and preferably, at an angle of about 30° to about 80°.
- the interlayer insulating layer 160 is formed on the gate lines 121 , the storage electrode lines 131 , and the gate insulating layer 140 .
- the interlayer insulating layer 160 may comprise an organic material having a superior planarization characteristic and photosensitivity, a low dielectric insulating material, such as a-Si:C:O and a-Si:O:F, which is formed through plasma chemical vapor deposition, or an inorganic material, such as silicon nitride.
- a plurality of contact holes 63 and 65 are formed in the interlayer insulating layer 160 and the gate insulating layer 140 to respectively expose the source regions 153 and the drain regions 155 .
- a plurality of data lines 171 and a plurality of drain electrodes 175 are formed on the interlayer insulating layer 160 in a direction so as to cross the gate lines 121 and the storage electrode lines 131 .
- Each of the data lines 171 includes a plurality of first and second vertical units 171 a and 171 b that extend in a vertical direction in FIGS. 1 and 2 , and a connector 171 c connecting the first vertical unit 171 a and the second vertical unit 171 b.
- each of the first vertical units 171 a and the second vertical units 171 b are disposed at regular intervals in the vertical direction.
- the first vertical unit 171 a and the second vertical unit 171 b are formed so as to repeat alternately. Therefore, each data line 171 includes a plurality of repetitively alternating bends, as illustrated in FIGS. 1 and 2 .
- the first vertical unit 171 a, the second vertical unit 171 b and the connector 171 c are disposed in a repeating pattern that includes the first vertical unit 171 a, the connector 171 c extending from the first vertical unit 171 a in a horizontal direction, the second vertical unit 171 b connected to the connector 171 c in a vertical direction, a connector 171 b extending from the second horizontal unit 171 b in a horizontal direction, and the first vertical unit 171 a connected to the connector 171 c in a vertical direction.
- Each of the data lines 171 is connected to associated ones of the source regions 152 through associated ones of the contact holes 63 , and the connecting portions of the data line 171 has a width that is wider than the other portions thereof so as to define a source electrode 173 of associated ones of the thin film transistors.
- Each of the data lines 171 has an end with a increased area that enables it to be connected to another layer or to an external driving circuit. Where a data driving circuit (not illustrated) for generating a data signal is integrated on the substrate 110 , the data lines 171 may be connected directly to the data driving circuit.
- Each drain electrode 175 is separated from the associated data line 171 , and one end of the drain electrode is connected to the associated drain region 155 through the associated contact hole 65 .
- the drain electrode 175 extends along the first and second vertical units 171 a and 171 b of the data line 171 to the opposite end thereof, which is not connected to the drain region 155 , thereby overlapping the storage electrode 133 .
- the data lines 171 and the drain electrodes 175 are preferably made of a refractory metal, such as molybdenum, chromium, tantalum, or titanium, or an alloy of a respective one thereof. Also, as described above, the data lines 171 and the drain electrodes 175 may have a multilayered structure, including a refractory metal layer (not illustrated) and a low resistivity conductive layer (not illustrated).
- the data lines 171 and the drain electrodes 175 may have a dual-layered structure of a chromium or molybdenum (or an alloy thereof) lower layer and an aluminum (or an alloy thereof) upper layer, or even a triple-layered structure of, for example, a molybdenum or molybdenum alloy lower layer, an aluminum or aluminum alloy intermediate layer, and a molybdenum or molybdenum alloy upper layer.
- the data lines 171 and the drain electrodes 175 may be formed of various other metals or conductors. As described above, the sides of the data lines 171 and the drain electrodes 175 are preferably inclined from the substrate 110 at an angle of from about 30° to about 80°.
- a passivation layer 180 made of an organic material having an excellent planarization characteristic is formed on the data lines 171 , the drain electrodes 175 , and the interlayer insulating layer 160 .
- the passivation layer 180 can be formed through a photo process using a material having photosensitivity.
- the passivation layer 180 may be made of, for example, a low dielectric insulating material having a dielectric constant less than about 4.0, which is formed through plasma enhanced chemical vapor deposition (PECVD), such as a-Si:C:O and a-Si:O:F, or of an inorganic material, such as silicon nitride.
- PECVD plasma enhanced chemical vapor deposition
- the passivation layer 180 may include a lower layer made of an inorganic material and an upper layer made of an organic material.
- the passivation layer 180 includes a plurality of contact holes 185 through which respective ones of the drain electrodes 175 are exposed.
- a plurality of pixel electrodes 191 which are made of a transparent conductive material, such as IZO or ITO, or alternatively, an opaque reflective conductive material, such as aluminum or silver, are formed on the passivation layer 180 .
- Each of the pixel electrodes 191 includes the first sub-electrode 9 a and the second sub-electrode 9 b.
- the first sub-electrode 9 a and the second sub-electrode 9 b both preferably have a quadrangular shape with rounded corners, as illustrated in FIGS. 1 and 2 , and the first sub-electrode 9 a and the second sub-electrode 9 b are both connected to an associated connecting member 85 .
- each pixel electrode 191 is located above the first and second vertical units 171 a and 171 b of the adjacent data lines 171 .
- the left and right boundaries of the pixel electrode 191 located in any given pixel low are thus located around a virtual vertical centerline of an adjacent pixel electrode 191 located in either the next or the previous pixel low.
- the vertical centerlines of two adjacent pixel electrodes 191 are not located the same straight line. That is, the vertical center lines of adjacent two pixel electrodes 191 are different by the distance from the left or right boundary lines thereof to the center of the connecting member 85 .
- each adjacent pixel electrodes form a triple-pixel region T, with two corners of two laterally adjacent pixel electrodes and one edge of a vertically adjacent pixel electrode being disposed in approximately a triangular shape, and an associated thin film transistor, comprising an associated gate electrode 124 , source electrode 173 , drain electrode 175 , and semiconductor island 151 , is located in each of the triple-pixel regions T.
- each semiconductor island 151 extends through two adjacent triple-pixel regions T.
- the semiconductor island 151 thus, the space needed for connecting the source region 153 and the source electrode 173 through the contact hole 63 , and for connecting the drain region 155 and the drain electrode 175 through the contact hole 65 , can be obtained without influencing the aperture ratio of the display.
- the gate line 121 and the gate electrode 124 overlap one another as a result of forming the semiconductor island 151 vertically, thereby forming a “dual gate” thin film transistor having an increased channel length.
- Each connecting member 85 includes a vertical element for connecting the associated first and second sub-electrodes 9 a and 9 b, and a protrusion for making connection with other layers.
- the protrusion is electrically and physically connected to the drain electrode 175 through the contact hole 185 . The protrusion thus receives a data voltage from the drain electrode 175 and transfers the data voltage to the pixel electrode 191 .
- the pixel electrode 191 receiving the data voltage generates an electric field in combination with a common electrode 270 of the common electrode panel 200 , which receives a common voltage, thereby determining the orientation of the molecules of the liquid crystal layer 3 disposed between the two electrodes 191 and 270 .
- the direction in which the liquid crystal molecules are oriented determines the polarization, and hence, the amount of light passing through the liquid crystal layer 3 .
- each pixel electrode 191 and the common electrode 270 form a capacitor (a liquid crystal capacitor) that functions to sustain the voltage applied to the pixel electrode after the thin film transistor is turned off.
- the pixel electrode 191 is electrically connected to the drain electrode 175 .
- a capacitor formed by the overlap of the drain electrode 175 with the storage electrode 133 forms another storage capacitor that enhances the voltage-sustaining power of the liquid crystal capacitor.
- the common electrode panel 200 of the exemplary LCD is described below with reference to FIGS. 1 , 3 and 4 .
- a light blocking member 220 made of transparent glass or plastic is formed on an insulating substrate 210 .
- the light blocking member 220 is a black matrix, and prevents light leakage of the pixel electrodes 191 .
- the light blocking member 220 faces the pixel electrodes 191 and includes a plurality of openings 225 , each having a shape almost identical to that of a corresponding one of the pixel electrodes 191 .
- the width of the light blocking member 220 is increased in regions corresponding to the regions of the triple pixel regions T so as to completely cover them.
- a plurality of color filters 230 are formed on the substrate 210 .
- the color filters 230 are formed in regions that are surrounded by the light blocking member 220 .
- Each of the color filters 230 can display a respective primary color, such as red (R), green (G), and blue (B).
- the red (R), green (G), and blue (B) color filters 230 are alternately repeated in the horizontal direction such that each of the three pixel electrodes 191 forming each triple pixel region displays a respective one of red (R), green (G), and blue (B).
- An overcoat 250 may optionally be formed on the color filters 230 .
- the overcoat 250 may be made of an organic insulating material, and provides a planarization side to prevent the color filters 230 from being exposed. In some embodiments, the overcoat 250 may be omitted.
- a common electrode 270 is formed on the overcoat 250 .
- the common electrode 270 may be made of a transparent conductor, such as ITO and IZO.
- a plurality of cutouts 27 are formed on the common electrode 270 .
- Each of the cutouts 27 may have a circular or quadrangular shape with rounded corners, and is formed to correspond to the center portion of a corresponding one of the sub-electrodes 9 a and 9 b.
- Alignment layers 11 and 21 are coated on an inside surface of the display panels 100 and 200 .
- the alignment layers 11 and 21 are vertical alignment layers.
- Polarizers 12 and 22 are formed on the external surface of the display panels 100 and 200 , and the polarization axes of the two polarizers 12 and 22 cross one another orthogonally. In the case of a reflective liquid crystal display, one of the two polarizers 12 and 22 can be omitted.
- the exemplary LCD may further include a phase retardation film (not illustrated) for compensating the delay of the liquid crystal layer 3 , as well as a backlight unit (not illustrated) for supplying light to the polarizers 12 and 22 , the phase retardation film, the display panels 100 and 200 , and the liquid crystal layer 3 .
- a phase retardation film (not illustrated) for compensating the delay of the liquid crystal layer 3
- a backlight unit (not illustrated) for supplying light to the polarizers 12 and 22 , the phase retardation film, the display panels 100 and 200 , and the liquid crystal layer 3 .
- the liquid crystal layer 3 has negative dielectric anisotropy, and as illustrated in FIG. 4 , the longitudinal axes of the molecules 31 of the liquid crystal layer 3 are aligned almost vertically to the respective surfaces of the two display panels 100 and 200 when no electric field is being generated between the respective electrodes thereof. Therefore, light cannot pass through the polarizers 21 and 22 , which cross one another. That is, the polarizers 21 and 22 block passage of the light through the display panel.
- the cutouts 27 of the field generating electrodes 191 and 270 and the sides of the pixel electrodes 191 function to distort the electric field locally so as to create a horizontal component that determines the direction of inclination of the liquid crystal molecules 31 locally.
- the horizontal component of the electric field is disposed almost vertically to the sides of the cutout 27 and the pixel electrode 191 . Since the liquid crystal molecules are locally inclined by the electric field induced by the four sides of the first and second sub-electrode 9 a and 9 b and the cutouts 27 , the molecules are inclined omnidirectionally within the pixels. As described above, the liquid crystal molecules 31 are aligned in various directions, and the reference viewing angle of the liquid crystal display is thereby made larger.
- the semiconductor comprises polysilicon or amorphous silicon.
- FIG. 5 is a partial plan view of the exemplary TFT array panel
- FIG. 6 is a partial cross-sectional view of the panel as seen along the lines of the section VI-VI taken therein.
- a plurality of gate lines 121 and storage electrode lines 131 are formed on a transparent glass or plastic insulating substrate.
- the gate lines 121 transfer gate signals and extend in a horizontal direction in FIG. 5 .
- Each of the gate lines 121 has a wide end adapted for connection with another layer or an external driving circuit.
- a gate driving circuit (not illustrated) that generates the gate signals may be formed on a flexible printed circuit film (not illustrated) that mounts on the substrate 110 , or may be mounted directly on the substrate or otherwise integrated on the substrate 110 . Where a gate driving circuit is integrated on the substrate 110 , the gate lines 121 may extend and be directly connected to the gate driving circuit.
- the storage electrode lines 131 receive a predetermined voltage, and extend generally parallel with the gate lines 121 .
- the storage electrode line 131 includes widened storage electrodes 133 that extend upwardly and downwardly.
- the gate lines 121 and the storage electrode lines 131 may be formed of the same material as those in the exemplary embodiment of FIGS. 1 and 2 . Additionally, the sides of the gate lines 121 and the storage electrode lines 131 may be inclined relative to the surface of the substrate 110 , preferably at an angle of from about 30° to about 80°.
- a gate insulating layer 140 made of silicon nitride (SiNx) or silicon oxide (SiOx) is formed on the gate lines 121 and the storage electrode lines 131 .
- a plurality of semiconductor islands 154 made of hydrogenated amorphous silicon (a-Si) are formed on the gate insulating layer 140 .
- Each of the semiconductor islands 154 has a predetermined portion that overlaps the gate line 121 , and the overlap of the semiconductor island 154 with the gate line 121 forms the gate electrode 124 of the associated thin film transistor.
- Ohmic contact islands 163 and 165 are formed on the semiconductor 154 .
- the ohmic contacts 163 and 165 can be made of n+hydrogenated amorphous silicon material in which an n-type impurity, such as phosphor, is doped at a high concentration, or alternatively, of silicide.
- the ohmic contact islands 163 and 165 form associated pairs and are disposed on respective ones of the semiconductors 154 .
- the sides of the semiconductors 154 and the ohmic contacts 163 and 165 may also be inclined from the substrate 110 at an inclination angle of about 30° to about 80°.
- a plurality of data lines 171 and a plurality of drain electrodes 175 are formed on respective ones of the ohmic contacts 163 and 165 and the gate insulating layer 140 .
- Each data line 171 transfers a respective data signal and extends in a generally vertical direction in FIG. 5 , thereby crossing the gate lines 121 and the storage electrode lines 131 .
- each data line 171 includes a plurality of repetitive bends, first vertical units 171 a, second vertical units 171 b and connectors 171 c. Predetermined portions of the first vertical units 171 a and the second vertical unit 171 b overlap the associated semiconductor 154 , and the overlapping portions function as the source electrodes 173 of the respective thin film transistors.
- each data line 171 has a widened area for connection with another layer or an external driving circuit.
- a data driving circuit (not illustrated) for generating data signals may be formed on a flexible printed circuit film (not illustrated) that mounts on the substrate 110 , or may mount directly on the substrate 110 , or otherwise be integrated on the substrate 110 . Where a data driving circuit is integrated on the substrate 110 , the data lines 171 may extend and be directly connected to the data driving circuit.
- Each drain electrode 175 is separated from the associated data line 171 , and one end of the drain electrode 175 faces the associated source electrode 173 with the associated gate electrode 124 centered therebetween.
- the long axis of the drain electrode 175 extends along the first and second vertical units 171 a and 171 b of the data line 171 , and the other end not facing the source electrode 173 extends so as to overlap the storage electrode 133 .
- TFT thin film transistor
- the data lines 171 and the drain electrodes 175 may be formed of the same material as the data lines 171 and drain electrodes 175 shown in FIG. 1 and FIG. 2 .
- the sides of the data lines 171 and the drain electrodes 175 are inclined at an angle of about 30° to about 80° from the substrate 110 .
- the ohmic contacts 163 and 165 are present on the semiconductor 154 only between the semiconductor and respective ones of the data lines 171 and the drain electrodes 175 , and function to reduce the respective contact resistances therebetween.
- the semiconductor 154 includes exposed portions, i.e., portions not covered by the data line 171 and the drain electrode 175 , for example, those located between the source electrode 173 and the drain electrode 175 .
- a passivation layer 180 is formed on the data line 171 , the drain electrode 175 , and the exposed portions of the semiconductor 154 .
- the passivation layer 180 may comprise either an inorganic insulator or an organic insulator, and has a flat upper surface.
- the inorganic insulator may be silicon nitride or silicon oxide.
- the organic insulator may be photosensitive, and preferably, has a dielectric constant less than about 4.0. Additionally, the passivation layer 180 , may have a dual-layered structure formed of a lower inorganic layer and an upper organic layer in order to both sustain the excellent insulating characteristic of the organic layer and to prevent the organic layer from harming the exposed portions of the semiconductors 154 .
- the passivation layer 180 includes a plurality of contact holes 185 to respectively expose the drain electrodes 175 .
- a plurality of pixel electrodes 191 made of IZO or ITO are formed on the passivation layer 180 .
- each of the pixel electrodes 191 includes a first sub-electrode 9 a and a second sub-electrode 9 b, and the first sub-electrodes 9 a and 9 b each has a shape of a quadrangle with rounded corners.
- the first sub-electrode 9 a and the second sub-electrode 9 b are connected to one another through the connecting member 85 .
- the left and right boundaries of the pixel electrodes 191 are located above the data lines 171 .
- the left and right boundaries of the pixel electrodes 191 located in a given pixel are thus located around a virtual vertical centerline of an adjacent pixel electrode 191 in either the next or the previous pixel low.
- the vertical centerlines of two adjacent pixel electrodes 191 are not located the same straight line. That is, the vertical centerline of adjacent two pixel electrodes 191 are different by the distance from the left or right boundary lines to the center of the connecting member 85 .
- triple pixel region As illustrated in FIG. 5 , three adjacent pixel electrodes form a triple pixel region (T) having an approximately triangular shape defined by corners of two laterally adjacent pixel electrodes and an edge of a vertically adjacent pixel electrode.
- An associated thin film transistor formed of an adjacent gate electrode 124 , a source electrode 173 , a drain electrode 175 , and a semiconductor 154 , is located in each triple pixel region (T).
- the connecting member 85 includes a vertical unit connected to the first sub-electrode 9 a and the second sub-electrode 9 b, and a protrusion for making connection with another layer.
- the protrusion is physically and electrically connected to an extending unit 177 through the contact hole 185 .
- the protrusion receives a data voltage from the drain electrode 175 and transfers the received data voltage to the associated pixel electrode 191 .
- a thin film transistor is disposed in each of the triple pixel regions, thereby minimizing the regions of overlap of the thin film transistors and the pixel electrodes.
- the aperture ratio of each pixel electrode is increased, thereby enabling an LCD having both a relatively wide viewing angle and a relatively high luminance to be provided.
Abstract
A liquid crystal display includes an insulating substrate, a semiconductor, a gate insulating layer, a gate line, an interlayer insulating layer, a data line, a drain electrode, a passivation layer, and a pixel electrode. The semiconductor is formed on the insulating substrate and includes source, drain, and channel regions. The gate line is formed on the gate insulating layer over the semiconductor, and overlaps the channel region thereof. The data line is formed on the interlayer insulating layer and has a source electrode electrically connected to the source region and a drain electrode electrically connected to the drain region. The passivation layer is formed on the data line and drain electrode. The pixel electrode is formed on the passivation layer, and electrically connected to the drain electrode. The data line overlaps the drain region.
Description
- This application is a divisional of U.S. patent application Ser. No. 11/980,857, filed on Oct. 30, 2007, which claims priority of Korean Patent Application No. 10-2006-0116853, filed Nov. 24, 2006, the entire disclosure of which is incorporated herein by reference.
- This disclosure relates to display panels in general, and more particularly, to display panels for liquid crystal displays (LCDs) having improved aperture ratios.
- LCDs constitute one of the more widely used types of flat panel displays (FPDs), and typically include two display panels on which field generating electrodes, such as pixel electrodes and a common electrode, are respectively formed, with a layer of a liquid crystal material interposed between the two panels. A voltage is applied to the field generating electrodes to generate an electric field in the liquid crystal layer, which determines the orientation of the molecules of the liquid crystal layer therebetween and thereby controls the polarization of light passing through the panels so as to display an image.
- Among the various types of LCDs available, one advantageous type, referred to as a vertical alignment (VA) mode LCD because the longitudinal axes of the liquid crystal molecules are arranged perpendicularly to the upper and lower display panels when no electric field is applied to the electrodes, has received increased attention lately, because the contrast ratio of such displays is relatively large, and because they enable LCDS with relatively large reference viewing angles to be produced easily.
- VA mode LCDs share a major drawback with other types of LCDs, namely, a relatively narrow viewing angle. Various methods have been introduced in an effort to overcome this drawback. For example, one method includes arranging the liquid crystal molecules vertically with respect to the upper and lower substrates and then forming cutout patterns in the pixel electrodes and the electrode facing the pixel electrode. In another method, the pixel electrodes are divided into a plurality of sub-electrodes.
- However, if a cutout pattern is formed in the electrodes of a pixel, the aperture ratio of the pixel is reduced proportionately to the area of the cutout pattern. Furthermore, if sub-electrodes are formed in a pixel, the aperture ratio of the pixel is also reduced, due to the presence of a connecting member needed for electrically connecting the sub-electrodes to each other.
- In accordance with the exemplary embodiments disclosed herein, LCDs with higher brightness are provided in which the improvement in brightness is achieved by minimizing the amount of reduction in the aperture ratio of the LCDs that otherwise result from the above measures taken to increase their viewing angles.
- In one exemplary embodiment, an LCD includes a first insulating substrate, a semiconductor, a gate insulating layer, a gate line, an interlayer insulating layer, a data line, a drain electrode, a passivation layer, and a pixel electrode.
- The semiconductor is formed on the insulating substrate, and includes a source region, a drain region, and a channel region. The gate insulating layer is formed on the semiconductor. The gate line is formed on the gate insulating layer and overlaps the channel region. The interlayer insulating layer is formed on the gate line. The data line is formed on the interlayer insulating layer and has a source electrode electrically connected to the source region. The drain electrode is electrically connected to the drain region. The passivation layer is formed on the data line and drain electrode. The pixel electrode is formed on the passivation layer and is electrically connected to the drain electrode. The data line overlaps the drain region.
- The source electrode may overlap the source region. The gate line may include a gate electrode protruding from the gate line, and the channel region may include a first channel region overlapping the gate line and a second channel region overlapping the gate electrode. The semiconductor may incorporate one or more bends and be made of polysilicon.
- The pixel electrode may comprise a plurality of sub-electrodes, each having a quadrangular shape with rounded corners, may be aligned in a matrix along with a plurality of other pixel electrodes, and may cross the pixel electrode of an adjacent pixel row so that three adjacent pixel electrodes form a triple pixel region, and the semiconductor may be formed so as to extend through two adjacent triple pixel regions. Each triple pixel region may be comprise two corners of two laterally adjacent pixel electrodes and one edge of a vertically adjacent pixel electrode.
- The liquid crystal display may further include a second substrate disposed in facing opposition to the first insulating substrate, a light blocking member formed on the second substrate, a color filter formed in a region defined by the light blocking member, and a common electrode having a plurality of cutouts formed on the color filter.
- The light blocking member may have light blocking regions corresponding to respective ones of the triple pixel regions, and each cutout of the common electrode may correspond to the center of a corresponding one of the sub-electrodes. Color filters corresponding to respective ones of the three pixel electrodes of each triple pixel region may respectively display red, green, or blue.
- In accordance with the exemplary embodiments described herein, the reduction in display aperture ratio that results from the implementation of viewing-angle-improving features in the display is minimized, thereby improving the aperture ratio of the display. A better understanding of the above and many other features and advantages of the novel higher-brightness LCDs of the present invention may be obtained from a consideration of the detailed description of some exemplary embodiments thereof below, particularly if such consideration is made in conjunction with the appended drawings, wherein like reference numerals are used to identify like elements illustrated in one or more of the figures thereof
-
FIG. 1 is a partial plan view of an exemplary embodiment of an LCD in accordance with the present invention, showing a group of exemplary pixels thereof; -
FIG. 2 is a partial plan view of an exemplary embodiment of a thin film transistor (TFT) array panel of the LCD ofFIG. 1 -
FIG. 3 is a partial plan view of an exemplary embodiment of a common electrode panel of the LCD ofFIG. 1 ; -
FIG. 4 is a partial cross-sectional view of the LCD ofFIG. 1 , as seen along the lines of the section IV-IV taken therein; -
FIG. 5 is a partial plan view of another exemplary embodiment of a TFT array panel in accordance with the present invention; and, -
FIG. 6 is a partial cross-sectional view of the TFT array panel ofFIG. 5 , as seen along the lines of the section VI-VI taken therein. - The present invention is described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments thereof are shown. As those skilled in the art will appreciate, the described embodiments can be modified in various ways, all without departing from the spirit or scope of the present invention.
- In the drawings, the thickness of layers, films, panels, regions, and the like may be exaggerated for clarity. Like reference numerals are used to designate like elements throughout the specification. Also, it should be understood that when an element, such as a layer, film, region, or substrate, or the like, is described as being “on” another element, it is meant that the first element may be disposed directly on the other element, or alternatively, that intervening elements may also be present. Conversely, when an element is described as being disposed “directly on” another element, it is meant that no intervening elements are present.
- An exemplary embodiment of an LCD in accordance with the present invention is described below with reference to
FIGS. 1-4 , whereinFIG. 1 is a partial plan view of the exemplary LCD, showing a group of exemplary pixels thereof,FIG. 2 is a partial plan view of an exemplary embodiment of a thin film transistor (TFT) array panel of the LCD ofFIG. 1 ,FIG. 3 is a partial plan view of an exemplary embodiment of a common electrode panel of the LCD ofFIG. 1 , andFIG. 4 is a partial cross-sectional view of the LCD ofFIG. 1 , as seen along the lines of the section IV-IV taken therein. - Referring first to
FIG. 4 , the exemplary LCD includes aTFT array panel 100, acommon electrode panel 200 disposed in facing opposition to theTFT array panel 100, and a layer of a liquid crystal material 3 interposed between the thin filmtransistor display panel 100 and thecommon electrode panel 200. - With reference to
FIGS. 1 , 2 and 4, the exemplaryTFT array panel 100 includes ablocking film 111 made of silicon oxide (SiOx) or silicon nitride (SiNx) formed on aninsulating substrate 110, which is made of transparent glass or plastic. The blockingfilm 111 may have a multi-layered structure. - A plurality of
semiconductor islands 151 made of polysilicon are formed on the blockingfilm 111. Eachsemiconductor island 151 includes a firsthorizontal unit 151 a extending in a horizontal direction, avertical unit 151 b extending in a vertical direction from the firsthorizontal unit 151 a, and a secondhorizontal unit 151 c connected to thevertical unit 151 b and extending in a horizontal direction. The firsthorizontal unit 151 a and the secondhorizontal unit 151 c may each have a wide end for making connection with another layer. - Each of the
semiconductor islands 151 includes an extrinsic region having a conductive impurity and an intrinsic region having little, if any, conductive impurity. The extrinsic region includes a heavily doped region having a high impurity concentration and a lightly doped region having a low impurity concentration. - The intrinsic region includes two
channel regions channel regions vertical unit 151 b and the secondhorizontal unit 151 c of thesemiconductor island 151, respectively. The high concentration extrinsic regions includes asource region 153, a source/drain region 159, and adrain region 155, which are divided into sectors by thechannel regions - The lightly doped
extrinsic regions regions channel regions - The conductive impurity may be a P-type impurity, including boron (B) or gallium (Ga), or an N-type impurity, including phosphor (P) or arsenic (As).The lightly doped
regions regions - A
gate insulating layer 140 made of silicon nitride or silicon oxide is formed on thesemiconductor islands 151 and the blockingfilm 111, and a plurality ofgate lines 121 and a plurality ofstorage electrode lines 131 extending generally in a horizontal direction are formed on thegate insulating layer 140. The gate lines 121 respectively transfer gate signals and include a plurality ofrespective gate electrodes 124 that protrude upwardly in, e.g.,FIG. 2 . - A predetermined portion of each
gate line 121 overlaps thechannel region 154 a in thevertical unit 151 b of thesemiconductor island 151, and thegate electrode 124 overlaps thechannel region 154 b formed in the secondhorizontal unit 151 c of thesemiconductor island 151. The predetermined portion of eachgate line 121 that overlaps thechannel region 154 a formed in thevertical unit 151 b functions as a gate electrode of an associated thin film transistor. - Each of the
gate lines 121 may have a wide end that is used for connection with another layer or an external driving circuit. Where a gate driving circuit (not illustrated) for generating a gate signal is integrated on thesubstrate 110, thegate line 121 may connect directly to the gate driving circuit. - Each of the
storage electrode lines 131 receives a predetermined voltage, and includes widenedstorage electrodes 133 having portions that protrude upwardly and downwardly, as illustrated inFIGS. 1 and 2 . Eachstorage electrode line 131 is separated from theadjacent gate lines 121 by the same respective distances. - The gate lines 121 and the
storage electrode lines 131 may be made of an aluminum group metal, including aluminum (Al) and an aluminum alloy, a silver group metal, including silver (Ag) and a silver alloy, a copper group metal, including copper (Cu) and a copper alloy, a molybdenum group metal, including molybdenum (Mo) and a molybdenum alloy, chromium (Cr), tantalum (Ta), or titanium (Ti). The gate lines 121 and thestorage electrode lines 131 may have a multilayered structure having two conductive layers (not illustrated), each having different physical properties than the other. For example, one of the conductive layers may be made of a metal having a low resistivity, for example, an aluminum group metal, a silver group metal, or a copper group metal, in order to reduce signal delay or voltage drop. The other layer may be made of a different material, and in particular, one having excellent physical, chemical, and electrical contact characteristics in conjunction with indium tin oxide (ITO) and indium zinc oxide (IZO), such as a molybdenum group metal, chromium, tantalum, and titanium. In some exemplary embodiments thereof, thegate lines 121 and thestorage electrode lines 131 may be formed of a chromium lower layer and an aluminum (alloy) upper layer, or an aluminum (alloy) lower layer and a molybdenum (alloy) upper layer. In addition or alternative to the described multi-layered structures, thegate lines 121 and thestorage electrode lines 131 may be formed of various other metals or conductors. - The sides of the
gate lines 121 and thestorage electrode lines 131 may be inclined relative to thesubstrate 110, and preferably, at an angle of about 30° to about 80°. - An interlayer insulating
layer 160 is formed on thegate lines 121, thestorage electrode lines 131, and thegate insulating layer 140. The interlayer insulatinglayer 160 may comprise an organic material having a superior planarization characteristic and photosensitivity, a low dielectric insulating material, such as a-Si:C:O and a-Si:O:F, which is formed through plasma chemical vapor deposition, or an inorganic material, such as silicon nitride. A plurality of contact holes 63 and 65 are formed in theinterlayer insulating layer 160 and thegate insulating layer 140 to respectively expose thesource regions 153 and thedrain regions 155. - A plurality of
data lines 171 and a plurality ofdrain electrodes 175 are formed on theinterlayer insulating layer 160 in a direction so as to cross thegate lines 121 and the storage electrode lines 131. Each of thedata lines 171 includes a plurality of first and secondvertical units FIGS. 1 and 2 , and aconnector 171 c connecting the firstvertical unit 171 a and the secondvertical unit 171 b. - Each of the first
vertical units 171 a and the secondvertical units 171 b are disposed at regular intervals in the vertical direction. The firstvertical unit 171 a and the secondvertical unit 171 b are formed so as to repeat alternately. Therefore, eachdata line 171 includes a plurality of repetitively alternating bends, as illustrated inFIGS. 1 and 2 . That is, the firstvertical unit 171 a, the secondvertical unit 171 b and theconnector 171 c are disposed in a repeating pattern that includes the firstvertical unit 171 a, theconnector 171 c extending from the firstvertical unit 171 a in a horizontal direction, the secondvertical unit 171 b connected to theconnector 171 c in a vertical direction, aconnector 171 b extending from the secondhorizontal unit 171 b in a horizontal direction, and the firstvertical unit 171 a connected to theconnector 171 c in a vertical direction. - Each of the
data lines 171 is connected to associated ones of the source regions 152 through associated ones of the contact holes 63, and the connecting portions of thedata line 171 has a width that is wider than the other portions thereof so as to define asource electrode 173 of associated ones of the thin film transistors. Each of thedata lines 171 has an end with a increased area that enables it to be connected to another layer or to an external driving circuit. Where a data driving circuit (not illustrated) for generating a data signal is integrated on thesubstrate 110, thedata lines 171 may be connected directly to the data driving circuit. - Each
drain electrode 175 is separated from the associateddata line 171, and one end of the drain electrode is connected to the associateddrain region 155 through the associatedcontact hole 65. Thedrain electrode 175 extends along the first and secondvertical units data line 171 to the opposite end thereof, which is not connected to thedrain region 155, thereby overlapping thestorage electrode 133. - The data lines 171 and the
drain electrodes 175 are preferably made of a refractory metal, such as molybdenum, chromium, tantalum, or titanium, or an alloy of a respective one thereof. Also, as described above, thedata lines 171 and thedrain electrodes 175 may have a multilayered structure, including a refractory metal layer (not illustrated) and a low resistivity conductive layer (not illustrated). For example, thedata lines 171 and thedrain electrodes 175 may have a dual-layered structure of a chromium or molybdenum (or an alloy thereof) lower layer and an aluminum (or an alloy thereof) upper layer, or even a triple-layered structure of, for example, a molybdenum or molybdenum alloy lower layer, an aluminum or aluminum alloy intermediate layer, and a molybdenum or molybdenum alloy upper layer. In addition to the above-described multi-layered structures, thedata lines 171 and thedrain electrodes 175 may be formed of various other metals or conductors. As described above, the sides of thedata lines 171 and thedrain electrodes 175 are preferably inclined from thesubstrate 110 at an angle of from about 30° to about 80°. - A
passivation layer 180 made of an organic material having an excellent planarization characteristic is formed on thedata lines 171, thedrain electrodes 175, and the interlayer insulatinglayer 160. Thepassivation layer 180 can be formed through a photo process using a material having photosensitivity. Thepassivation layer 180 may be made of, for example, a low dielectric insulating material having a dielectric constant less than about 4.0, which is formed through plasma enhanced chemical vapor deposition (PECVD), such as a-Si:C:O and a-Si:O:F, or of an inorganic material, such as silicon nitride. Also, thepassivation layer 180 may include a lower layer made of an inorganic material and an upper layer made of an organic material. - The
passivation layer 180 includes a plurality of contact holes 185 through which respective ones of thedrain electrodes 175 are exposed. - A plurality of
pixel electrodes 191, which are made of a transparent conductive material, such as IZO or ITO, or alternatively, an opaque reflective conductive material, such as aluminum or silver, are formed on thepassivation layer 180. Each of thepixel electrodes 191 includes the first sub-electrode 9 a and thesecond sub-electrode 9 b. The first sub-electrode 9 a and thesecond sub-electrode 9 b both preferably have a quadrangular shape with rounded corners, as illustrated inFIGS. 1 and 2 , and the first sub-electrode 9 a and thesecond sub-electrode 9 b are both connected to an associated connectingmember 85. - The left and right boundaries of each
pixel electrode 191 are located above the first and secondvertical units pixel electrode 191 located in any given pixel low are thus located around a virtual vertical centerline of anadjacent pixel electrode 191 located in either the next or the previous pixel low. The vertical centerlines of twoadjacent pixel electrodes 191 are not located the same straight line. That is, the vertical center lines of adjacent twopixel electrodes 191 are different by the distance from the left or right boundary lines thereof to the center of the connectingmember 85. - As indicated by the dashed line regions T in
FIG. 1 , three adjacent pixel electrodes form a triple-pixel region T, with two corners of two laterally adjacent pixel electrodes and one edge of a vertically adjacent pixel electrode being disposed in approximately a triangular shape, and an associated thin film transistor, comprising an associatedgate electrode 124,source electrode 173,drain electrode 175, andsemiconductor island 151, is located in each of the triple-pixel regions T. In this particular exemplary embodiment, eachsemiconductor island 151 extends through two adjacent triple-pixel regions T. As those of skill in the art will appreciate, by using thesemiconductor island 151 thus, the space needed for connecting thesource region 153 and thesource electrode 173 through thecontact hole 63, and for connecting thedrain region 155 and thedrain electrode 175 through thecontact hole 65, can be obtained without influencing the aperture ratio of the display. Thegate line 121 and thegate electrode 124 overlap one another as a result of forming thesemiconductor island 151 vertically, thereby forming a “dual gate” thin film transistor having an increased channel length. - Each connecting
member 85 includes a vertical element for connecting the associated first andsecond sub-electrodes drain electrode 175 through thecontact hole 185. The protrusion thus receives a data voltage from thedrain electrode 175 and transfers the data voltage to thepixel electrode 191. - The
pixel electrode 191 receiving the data voltage generates an electric field in combination with acommon electrode 270 of thecommon electrode panel 200, which receives a common voltage, thereby determining the orientation of the molecules of the liquid crystal layer 3 disposed between the twoelectrodes pixel electrode 191 and thecommon electrode 270 form a capacitor (a liquid crystal capacitor) that functions to sustain the voltage applied to the pixel electrode after the thin film transistor is turned off. - The
pixel electrode 191 is electrically connected to thedrain electrode 175. A capacitor formed by the overlap of thedrain electrode 175 with thestorage electrode 133 forms another storage capacitor that enhances the voltage-sustaining power of the liquid crystal capacitor. - The
common electrode panel 200 of the exemplary LCD is described below with reference toFIGS. 1 , 3 and 4. - A
light blocking member 220 made of transparent glass or plastic is formed on an insulatingsubstrate 210. Thelight blocking member 220 is a black matrix, and prevents light leakage of thepixel electrodes 191. Thelight blocking member 220 faces thepixel electrodes 191 and includes a plurality ofopenings 225, each having a shape almost identical to that of a corresponding one of thepixel electrodes 191. The width of thelight blocking member 220 is increased in regions corresponding to the regions of the triple pixel regions T so as to completely cover them. - A plurality of
color filters 230 are formed on thesubstrate 210. The color filters 230 are formed in regions that are surrounded by thelight blocking member 220. Each of thecolor filters 230 can display a respective primary color, such as red (R), green (G), and blue (B). - As illustrated in
FIG. 1 , the red (R), green (G), and blue (B)color filters 230 are alternately repeated in the horizontal direction such that each of the threepixel electrodes 191 forming each triple pixel region displays a respective one of red (R), green (G), and blue (B). - An
overcoat 250 may optionally be formed on the color filters 230. Theovercoat 250 may be made of an organic insulating material, and provides a planarization side to prevent thecolor filters 230 from being exposed. In some embodiments, theovercoat 250 may be omitted. - A
common electrode 270 is formed on theovercoat 250. Thecommon electrode 270 may be made of a transparent conductor, such as ITO and IZO. A plurality ofcutouts 27 are formed on thecommon electrode 270. Each of thecutouts 27 may have a circular or quadrangular shape with rounded corners, and is formed to correspond to the center portion of a corresponding one of thesub-electrodes - Alignment layers 11 and 21 are coated on an inside surface of the
display panels display panels polarizers polarizers - The exemplary LCD may further include a phase retardation film (not illustrated) for compensating the delay of the liquid crystal layer 3, as well as a backlight unit (not illustrated) for supplying light to the
polarizers display panels - The liquid crystal layer 3 has negative dielectric anisotropy, and as illustrated in
FIG. 4 , the longitudinal axes of themolecules 31 of the liquid crystal layer 3 are aligned almost vertically to the respective surfaces of the twodisplay panels polarizers polarizers - However, when a common voltage is applied to the
common electrode 270 and a data voltage is applied to apixel electrode 191, an electric field is induced between the electrodes that is vertical to the surfaces of thedisplay panels - The
cutouts 27 of thefield generating electrodes pixel electrodes 191 function to distort the electric field locally so as to create a horizontal component that determines the direction of inclination of theliquid crystal molecules 31 locally. The horizontal component of the electric field is disposed almost vertically to the sides of thecutout 27 and thepixel electrode 191. Since the liquid crystal molecules are locally inclined by the electric field induced by the four sides of the first and second sub-electrode 9 a and 9 b and thecutouts 27, the molecules are inclined omnidirectionally within the pixels. As described above, theliquid crystal molecules 31 are aligned in various directions, and the reference viewing angle of the liquid crystal display is thereby made larger. - In the exemplary LCD embodiments described herein, the semiconductor comprises polysilicon or amorphous silicon.
- Another exemplary embodiment of a thin film transistor array panel in accordance with the present invention is described with reference to
FIG. 5 andFIG. 6 , whereinFIG. 5 is a partial plan view of the exemplary TFT array panel, andFIG. 6 is a partial cross-sectional view of the panel as seen along the lines of the section VI-VI taken therein. - In the second exemplary array panel, a plurality of
gate lines 121 andstorage electrode lines 131 are formed on a transparent glass or plastic insulating substrate. The gate lines 121 transfer gate signals and extend in a horizontal direction inFIG. 5 . Each of the gate lines 121 has a wide end adapted for connection with another layer or an external driving circuit. A gate driving circuit (not illustrated) that generates the gate signals may be formed on a flexible printed circuit film (not illustrated) that mounts on thesubstrate 110, or may be mounted directly on the substrate or otherwise integrated on thesubstrate 110. Where a gate driving circuit is integrated on thesubstrate 110, thegate lines 121 may extend and be directly connected to the gate driving circuit. - The
storage electrode lines 131 receive a predetermined voltage, and extend generally parallel with the gate lines 121. Thestorage electrode line 131 includes widenedstorage electrodes 133 that extend upwardly and downwardly. - As illustrated in
FIGS. 5 and 6 , thegate lines 121 and thestorage electrode lines 131 may be formed of the same material as those in the exemplary embodiment ofFIGS. 1 and 2 . Additionally, the sides of thegate lines 121 and thestorage electrode lines 131 may be inclined relative to the surface of thesubstrate 110, preferably at an angle of from about 30° to about 80°. - A
gate insulating layer 140 made of silicon nitride (SiNx) or silicon oxide (SiOx) is formed on thegate lines 121 and the storage electrode lines 131. - A plurality of
semiconductor islands 154 made of hydrogenated amorphous silicon (a-Si) are formed on thegate insulating layer 140. Each of thesemiconductor islands 154 has a predetermined portion that overlaps thegate line 121, and the overlap of thesemiconductor island 154 with thegate line 121 forms thegate electrode 124 of the associated thin film transistor.Ohmic contact islands semiconductor 154. Theohmic contacts ohmic contact islands semiconductors 154. - The sides of the
semiconductors 154 and theohmic contacts substrate 110 at an inclination angle of about 30° to about 80°. - A plurality of
data lines 171 and a plurality ofdrain electrodes 175 are formed on respective ones of theohmic contacts gate insulating layer 140. Eachdata line 171 transfers a respective data signal and extends in a generally vertical direction inFIG. 5 , thereby crossing thegate lines 121 and the storage electrode lines 131. - As in the exemplary embodiment of
FIG. 1 above, eachdata line 171 includes a plurality of repetitive bends, firstvertical units 171 a, secondvertical units 171 b andconnectors 171 c. Predetermined portions of the firstvertical units 171 a and the secondvertical unit 171 b overlap the associatedsemiconductor 154, and the overlapping portions function as thesource electrodes 173 of the respective thin film transistors. - The end of each
data line 171 has a widened area for connection with another layer or an external driving circuit. A data driving circuit (not illustrated) for generating data signals may be formed on a flexible printed circuit film (not illustrated) that mounts on thesubstrate 110, or may mount directly on thesubstrate 110, or otherwise be integrated on thesubstrate 110. Where a data driving circuit is integrated on thesubstrate 110, thedata lines 171 may extend and be directly connected to the data driving circuit. - Each
drain electrode 175 is separated from the associateddata line 171, and one end of thedrain electrode 175 faces the associatedsource electrode 173 with the associatedgate electrode 124 centered therebetween. The long axis of thedrain electrode 175 extends along the first and secondvertical units data line 171, and the other end not facing thesource electrode 173 extends so as to overlap thestorage electrode 133. - One
gate electrode 124, onesource electrode 173, and onedrain electrode 175, together with thesemiconductor 154 therebetween, form a single thin film transistor (TFT), and the channel of the thin film transistor is formed in thesemiconductor 154 between thesource electrode 173 and thedrain electrode 175 thereof. - The data lines 171 and the
drain electrodes 175 may be formed of the same material as thedata lines 171 anddrain electrodes 175 shown inFIG. 1 andFIG. 2 . Preferably, the sides of thedata lines 171 and thedrain electrodes 175 are inclined at an angle of about 30° to about 80° from thesubstrate 110. - The
ohmic contacts semiconductor 154 only between the semiconductor and respective ones of thedata lines 171 and thedrain electrodes 175, and function to reduce the respective contact resistances therebetween. - The
semiconductor 154 includes exposed portions, i.e., portions not covered by thedata line 171 and thedrain electrode 175, for example, those located between thesource electrode 173 and thedrain electrode 175. - A
passivation layer 180 is formed on thedata line 171, thedrain electrode 175, and the exposed portions of thesemiconductor 154. - The
passivation layer 180 may comprise either an inorganic insulator or an organic insulator, and has a flat upper surface. The inorganic insulator may be silicon nitride or silicon oxide. The organic insulator may be photosensitive, and preferably, has a dielectric constant less than about 4.0. Additionally, thepassivation layer 180, may have a dual-layered structure formed of a lower inorganic layer and an upper organic layer in order to both sustain the excellent insulating characteristic of the organic layer and to prevent the organic layer from harming the exposed portions of thesemiconductors 154. - The
passivation layer 180 includes a plurality ofcontact holes 185 to respectively expose thedrain electrodes 175. - A plurality of
pixel electrodes 191 made of IZO or ITO are formed on thepassivation layer 180. - As above, each of the
pixel electrodes 191 includes a first sub-electrode 9 a and asecond sub-electrode 9 b, and thefirst sub-electrodes second sub-electrode 9 b are connected to one another through the connectingmember 85. - The left and right boundaries of the
pixel electrodes 191 are located above the data lines 171. The left and right boundaries of thepixel electrodes 191 located in a given pixel are thus located around a virtual vertical centerline of anadjacent pixel electrode 191 in either the next or the previous pixel low. The vertical centerlines of twoadjacent pixel electrodes 191 are not located the same straight line. That is, the vertical centerline of adjacent twopixel electrodes 191 are different by the distance from the left or right boundary lines to the center of the connectingmember 85. - As illustrated in
FIG. 5 , three adjacent pixel electrodes form a triple pixel region (T) having an approximately triangular shape defined by corners of two laterally adjacent pixel electrodes and an edge of a vertically adjacent pixel electrode. An associated thin film transistor, formed of anadjacent gate electrode 124, asource electrode 173, adrain electrode 175, and asemiconductor 154, is located in each triple pixel region (T). - The connecting
member 85 includes a vertical unit connected to the first sub-electrode 9 a and thesecond sub-electrode 9 b, and a protrusion for making connection with another layer. The protrusion is physically and electrically connected to an extendingunit 177 through thecontact hole 185. The protrusion receives a data voltage from thedrain electrode 175 and transfers the received data voltage to the associatedpixel electrode 191. - As described above, a thin film transistor is disposed in each of the triple pixel regions, thereby minimizing the regions of overlap of the thin film transistors and the pixel electrodes. As a result, the aperture ratio of each pixel electrode is increased, thereby enabling an LCD having both a relatively wide viewing angle and a relatively high luminance to be provided.
- As those of skill in this art will by now appreciate, many modifications, substitutions and variations can be made in and to the materials, methods and configurations of the high-brightness LCDs of the present invention without departing from the spirit and scope of the invention. In light of this, the scope of the present invention should not be limited to that of the particular embodiments illustrated and described herein, as they are only by way of examples thereof, but instead, should be fully commensurate with that of the claims appended hereafter and their functional equivalents.
Claims (8)
1. A liquid crystal display, comprising:
an insulating substrate;
a semiconductor formed on the insulating substrate, including a source region, a drain region, and a channel region;
a gate insulating layer formed on the semiconductor;
a gate line formed on the gate insulating layer and overlapping the channel region;
an interlayer insulating layer formed on the gate line;
a data line formed on the interlayer insulating layer and having a source electrode electrically connected to the source region;
a drain electrode electrically connected to the drain region;
a passivation layer formed on the data line and drain electrode; and,
a pixel electrode formed on the passivation layer and electrically connected to the drain electrode,
wherein the data line overlaps the drain region; and
wherein the pixel electrode comprises a plurality of sub-electrodes, each having a quadrangular shape with rounded corners.
2. The liquid crystal display of claim 1 , wherein:
a plurality of the pixel electrodes is formed on the substrate;
the pixel electrodes are aligned in a matrix;
each of the pixel electrodes is disposed between two pixel electrodes of an adjacent pixel row so that three adjacent pixel electrodes form a triple pixel region; and,
the semiconductor extends through two adjacent triple pixel regions.
3. The liquid crystal display of claim 2 , wherein:
the source electrode and the drain electrode are respectively connected to the source region and the drain region through first and second contact holes formed in the interlayer insulating layer, and
the first and second contact holes are disposed in an associated one of the triple pixel regions.
4. The liquid crystal display of claim 2 , wherein each of the triple pixel regions is defined by corners of two laterally adjacent pixel electrodes and one edge of a vertically adjacent pixel electrode.
5. The liquid crystal display of claim 2 , further comprising:
a second substrate disposed in facing opposition to the insulating substrate;
a light blocking member formed on the second substrate;
a color filter formed in a region defined by the light blocking member; and,
a common electrode having a plurality of cutouts formed on the color filter.
6. The liquid crystal display of claim 5 , wherein the light blocking member comprises portions respectively corresponding to each of the triple pixel regions.
7. The liquid crystal display of claim 5 , wherein each cutout is disposed over the center of a corresponding one of the sub-electrodes.
8. The liquid crystal display of claim 5 , wherein color filters corresponding to each of the three pixel electrodes of each triple pixel region displays a respective one of red, green, and blue colors.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/692,542 US20100128191A1 (en) | 2006-11-24 | 2010-01-22 | Increasing lcd aperture ratios |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020060116853A KR101304902B1 (en) | 2006-11-24 | 2006-11-24 | Liquid crystal display |
KR10-2006-0116853 | 2006-11-24 | ||
US11/980,857 US7773168B2 (en) | 2006-11-24 | 2007-10-30 | Liquid crystal display wherein the data line overlaps the source region in a direction parallel with the gate line and also overlaps the drain region |
US12/692,542 US20100128191A1 (en) | 2006-11-24 | 2010-01-22 | Increasing lcd aperture ratios |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/980,857 Division US7773168B2 (en) | 2006-11-24 | 2007-10-30 | Liquid crystal display wherein the data line overlaps the source region in a direction parallel with the gate line and also overlaps the drain region |
Publications (1)
Publication Number | Publication Date |
---|---|
US20100128191A1 true US20100128191A1 (en) | 2010-05-27 |
Family
ID=39463304
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/980,857 Active 2028-01-29 US7773168B2 (en) | 2006-11-24 | 2007-10-30 | Liquid crystal display wherein the data line overlaps the source region in a direction parallel with the gate line and also overlaps the drain region |
US12/692,542 Abandoned US20100128191A1 (en) | 2006-11-24 | 2010-01-22 | Increasing lcd aperture ratios |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/980,857 Active 2028-01-29 US7773168B2 (en) | 2006-11-24 | 2007-10-30 | Liquid crystal display wherein the data line overlaps the source region in a direction parallel with the gate line and also overlaps the drain region |
Country Status (4)
Country | Link |
---|---|
US (2) | US7773168B2 (en) |
JP (1) | JP5232951B2 (en) |
KR (1) | KR101304902B1 (en) |
CN (1) | CN101201516B (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070285600A1 (en) * | 2006-06-13 | 2007-12-13 | Yong-Suk Yeo | Liquid crystal display |
CN104656331A (en) * | 2014-11-10 | 2015-05-27 | 友达光电股份有限公司 | Display panel |
US9818919B2 (en) | 2012-06-11 | 2017-11-14 | Cree, Inc. | LED package with multiple element light source and encapsulant having planar surfaces |
US9887327B2 (en) | 2012-06-11 | 2018-02-06 | Cree, Inc. | LED package with encapsulant having curved and planar surfaces |
US10424702B2 (en) | 2012-06-11 | 2019-09-24 | Cree, Inc. | Compact LED package with reflectivity layer |
US10468565B2 (en) | 2012-06-11 | 2019-11-05 | Cree, Inc. | LED package with multiple element light source and encapsulant having curved and/or planar surfaces |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5287100B2 (en) * | 2008-09-30 | 2013-09-11 | セイコーエプソン株式会社 | Electro-optical device and electronic apparatus |
CN111566692B (en) * | 2017-12-28 | 2024-02-02 | 日本肯耐克科技株式会社 | Fingerprint sensor and display device |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20010052950A1 (en) * | 2000-03-27 | 2001-12-20 | Shunpei Yamazaki | Semiconductor display device and manufacturing method thereof |
US20020024622A1 (en) * | 1996-10-16 | 2002-02-28 | Seiko Epson Corporation | Light shielding structure of a substrate for a liquid crystal device, liquid crystal device and projection type display device |
US6847421B2 (en) * | 2002-10-22 | 2005-01-25 | Toppoly Optoelectronics Corp. | Structure of color filter plate |
US20050068482A1 (en) * | 2003-09-29 | 2005-03-31 | Sharp Kabushiki Kaisha | Liquid crystal display apparatus |
US20050068281A1 (en) * | 2003-08-11 | 2005-03-31 | Kyong-Ju Shin | Liquid crystal display |
US6995827B2 (en) * | 2002-02-04 | 2006-02-07 | Chi Mei Optoelectronics Corp. | Liquid crystal display |
US20060038948A1 (en) * | 1998-11-27 | 2006-02-23 | Sanyo Electric Co., Ltd. | Liquid crystal display device |
US20060038932A1 (en) * | 2000-03-17 | 2006-02-23 | Seiko Epson Corporation | Electro-optical device |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3109979B2 (en) | 1994-06-20 | 2000-11-20 | キヤノン株式会社 | Liquid crystal display |
KR100219117B1 (en) * | 1996-08-24 | 1999-09-01 | 구자홍 | Thin-film transistor liquid crystal display device and its manufacturing method |
JP3719430B2 (en) * | 1996-10-16 | 2005-11-24 | セイコーエプソン株式会社 | Substrate for liquid crystal device, liquid crystal device, and projection display device |
JPH1164871A (en) * | 1997-08-11 | 1999-03-05 | Toshiba Corp | Color image display device |
JP3732956B2 (en) * | 1998-09-16 | 2006-01-11 | 三洋電機株式会社 | Reflective liquid crystal display |
JP2000221524A (en) | 1999-01-29 | 2000-08-11 | Sanyo Electric Co Ltd | Color liquid crystal display device |
KR100616443B1 (en) | 1999-06-23 | 2006-08-29 | 비오이 하이디스 테크놀로지 주식회사 | TFT array substrate of TFT-LCD |
KR100687321B1 (en) | 1999-06-25 | 2007-02-27 | 비오이 하이디스 테크놀로지 주식회사 | Liquid crystal display device |
JP4599655B2 (en) * | 2000-04-24 | 2010-12-15 | セイコーエプソン株式会社 | Electro-optical device and projector |
JP2004246190A (en) * | 2003-02-14 | 2004-09-02 | Toshiba Matsushita Display Technology Co Ltd | Liquid crystal display |
JP2005062387A (en) | 2003-08-11 | 2005-03-10 | Toshiba Matsushita Display Technology Co Ltd | Liquid crystal display element |
JP4165337B2 (en) | 2003-08-18 | 2008-10-15 | セイコーエプソン株式会社 | Liquid crystal display device and electronic device |
JP4349961B2 (en) * | 2004-03-31 | 2009-10-21 | シャープ株式会社 | Liquid crystal display |
KR101031674B1 (en) * | 2003-12-29 | 2011-04-29 | 엘지디스플레이 주식회사 | Method for fabricating liquid crystal display device and diffraction mask for thereof |
JP4170235B2 (en) | 2004-01-29 | 2008-10-22 | シャープ株式会社 | Display device |
JP4499481B2 (en) * | 2004-06-03 | 2010-07-07 | 富士通株式会社 | Liquid crystal display device and manufacturing method thereof |
KR20060014321A (en) | 2004-08-10 | 2006-02-15 | 삼성전자주식회사 | Array substrate, color filter substrate, and liquid crystal display |
KR20060082316A (en) | 2005-01-12 | 2006-07-18 | 삼성전자주식회사 | Thin film transistor array panel |
JP4371121B2 (en) * | 2006-05-24 | 2009-11-25 | セイコーエプソン株式会社 | Electro-optical device and electronic apparatus |
-
2006
- 2006-11-24 KR KR1020060116853A patent/KR101304902B1/en active IP Right Grant
-
2007
- 2007-10-30 US US11/980,857 patent/US7773168B2/en active Active
- 2007-11-23 CN CN2007101936733A patent/CN101201516B/en active Active
- 2007-11-26 JP JP2007304083A patent/JP5232951B2/en active Active
-
2010
- 2010-01-22 US US12/692,542 patent/US20100128191A1/en not_active Abandoned
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020024622A1 (en) * | 1996-10-16 | 2002-02-28 | Seiko Epson Corporation | Light shielding structure of a substrate for a liquid crystal device, liquid crystal device and projection type display device |
US20060038948A1 (en) * | 1998-11-27 | 2006-02-23 | Sanyo Electric Co., Ltd. | Liquid crystal display device |
US20060038932A1 (en) * | 2000-03-17 | 2006-02-23 | Seiko Epson Corporation | Electro-optical device |
US20010052950A1 (en) * | 2000-03-27 | 2001-12-20 | Shunpei Yamazaki | Semiconductor display device and manufacturing method thereof |
US6995827B2 (en) * | 2002-02-04 | 2006-02-07 | Chi Mei Optoelectronics Corp. | Liquid crystal display |
US6847421B2 (en) * | 2002-10-22 | 2005-01-25 | Toppoly Optoelectronics Corp. | Structure of color filter plate |
US20050068281A1 (en) * | 2003-08-11 | 2005-03-31 | Kyong-Ju Shin | Liquid crystal display |
US20050068482A1 (en) * | 2003-09-29 | 2005-03-31 | Sharp Kabushiki Kaisha | Liquid crystal display apparatus |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070285600A1 (en) * | 2006-06-13 | 2007-12-13 | Yong-Suk Yeo | Liquid crystal display |
US7830488B2 (en) * | 2006-06-13 | 2010-11-09 | Samsung Electronics Co., Ltd | Liquid crystal display |
US9818919B2 (en) | 2012-06-11 | 2017-11-14 | Cree, Inc. | LED package with multiple element light source and encapsulant having planar surfaces |
US9865780B2 (en) | 2012-06-11 | 2018-01-09 | Cree, Inc. | LED package with encapsulant having planar surfaces |
US9887327B2 (en) | 2012-06-11 | 2018-02-06 | Cree, Inc. | LED package with encapsulant having curved and planar surfaces |
US10424702B2 (en) | 2012-06-11 | 2019-09-24 | Cree, Inc. | Compact LED package with reflectivity layer |
US10468565B2 (en) | 2012-06-11 | 2019-11-05 | Cree, Inc. | LED package with multiple element light source and encapsulant having curved and/or planar surfaces |
US11424394B2 (en) | 2012-06-11 | 2022-08-23 | Creeled, Inc. | LED package with multiple element light source and encapsulant having curved and/or planar surfaces |
CN104656331A (en) * | 2014-11-10 | 2015-05-27 | 友达光电股份有限公司 | Display panel |
Also Published As
Publication number | Publication date |
---|---|
US7773168B2 (en) | 2010-08-10 |
KR20080047025A (en) | 2008-05-28 |
CN101201516B (en) | 2011-06-15 |
CN101201516A (en) | 2008-06-18 |
JP5232951B2 (en) | 2013-07-10 |
JP2008129609A (en) | 2008-06-05 |
KR101304902B1 (en) | 2013-09-05 |
US20080123010A1 (en) | 2008-05-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9780177B2 (en) | Thin film transistor array panel including angled drain regions | |
US7855767B2 (en) | Transflective liquid crystal display | |
KR101319595B1 (en) | Liquid crystal display | |
US7773168B2 (en) | Liquid crystal display wherein the data line overlaps the source region in a direction parallel with the gate line and also overlaps the drain region | |
US7880849B2 (en) | Display panel with TFT and gate line disposed between sub-electrodes of pixel electrode | |
US7916225B2 (en) | Liquid crystal display forming a coupling capacitor between a proximate and parallel portion of a drain electrode and a data line | |
KR101171056B1 (en) | Liquid crystal display | |
US7977679B2 (en) | Thin film transistor array panel | |
US20060066781A1 (en) | Color filter panel, and liquid crystal display including color filter panel | |
US20070126958A1 (en) | Liquid crystal display and panel therefor | |
US20050185107A1 (en) | Thin film transistor array panel and liquid crystal display including the panel | |
US8247816B2 (en) | Thin film transistor array panel | |
US7817214B2 (en) | Liquid crystal display device | |
KR20070067773A (en) | Liquid crystal display | |
KR20050047753A (en) | Thin film transistor array panel for display device | |
US20080062370A1 (en) | Liquid crystal display | |
US20070002260A1 (en) | Liquid crystal display | |
KR102156258B1 (en) | Thin film transistor array panel | |
KR101054337B1 (en) | Thin Film Transistor Display Panels for Display Devices | |
KR101272329B1 (en) | Liquid crystal display | |
KR20060074547A (en) | Thin film transistor array panel for display device | |
KR20080101429A (en) | Display panel | |
KR20070077922A (en) | Liquid crystal display | |
KR20080051820A (en) | Liquid crystal display | |
KR20070003288A (en) | Liquid crystal divice |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |