US20090300912A1 - Flex Circuit Apparatus and Method for Adding Capacitance while Conserving Circuit Board Surface Area - Google Patents

Flex Circuit Apparatus and Method for Adding Capacitance while Conserving Circuit Board Surface Area Download PDF

Info

Publication number
US20090300912A1
US20090300912A1 US12/542,503 US54250309A US2009300912A1 US 20090300912 A1 US20090300912 A1 US 20090300912A1 US 54250309 A US54250309 A US 54250309A US 2009300912 A1 US2009300912 A1 US 2009300912A1
Authority
US
United States
Prior art keywords
flex
capacitor circuit
circuit
circuit board
capacitance
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/542,503
Inventor
John Thomas
Russell Rapport
Robert Washburn
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Entorian Technologies Inc
Original Assignee
Entorian Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Entorian Technologies Inc filed Critical Entorian Technologies Inc
Priority to US12/542,503 priority Critical patent/US20090300912A1/en
Assigned to ENTORIAN TECHNOLOGIES, LP, FORMERLY STAKTEK GROUP LP reassignment ENTORIAN TECHNOLOGIES, LP, FORMERLY STAKTEK GROUP LP ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: RAPPORT, RUSSELL, THOMAS, JOHN, WASHBURN, ROBERT
Publication of US20090300912A1 publication Critical patent/US20090300912A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0216Reduction of cross-talk, noise or electromagnetic interference
    • H05K1/023Reduction of cross-talk, noise or electromagnetic interference using auxiliary mounted passive components or auxiliary substances
    • H05K1/0231Capacitors or dielectric substances
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES OR LIGHT-SENSITIVE DEVICES, OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/228Terminals
    • H01G4/232Terminals electrically connecting two or more layers of a stacked or rolled capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES OR LIGHT-SENSITIVE DEVICES, OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/30Stacked capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES OR LIGHT-SENSITIVE DEVICES, OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/38Multiple capacitors, i.e. structural combinations of fixed capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/50Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5387Flexible insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/14Structural association of two or more printed circuits
    • H05K1/141One or more single auxiliary printed circuits mounted on a main printed circuit, e.g. modules, adapters
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/16Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor
    • H05K1/162Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor incorporating printed capacitors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/04Assemblies of printed circuits
    • H05K2201/049PCB for one component, e.g. for mounting onto mother PCB
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10621Components characterised by their electrical contacts
    • H05K2201/10734Ball grid array [BGA]; Bump grid array
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.

Definitions

  • Stacking is one technique that has been utilized to conserve surface area.
  • One such stacking technique stacks integrated circuits on top of one another.
  • integrated circuits are stacked in chip-scale packages (“CSPs”) into modules. Flex circuits are used to connect a pair of CSPs, conserving board surface area at the expense of added component height. This is a trade-off that manufacturers are often willing to make to allow smaller circuit boards.
  • An apparatus for adding capacitance while conserving circuit board surface area includes a flex capacitor circuit with an upper surface and a lower surface and a plurality of conductive layers and an integrated-circuit (IC) device mounted on to the upper surface of the flex capacitor circuit and electrically connected to the flex capacitor circuit.
  • the flex capacitor circuit is configured to provide bypass capacitance and, therefore, adds capacitance to the IC device when the IC device is mounted on the flex capacitor circuit.
  • the flex capacitor circuit includes a plurality of conductive layers, one or more dielectric layers, and a plurality of vias. Each conductive layer is a solid plane except for openings for vias defined by the conductive layer. The one or more dielectric layers separate the conductive layers. The vias extend through openings in the conductive layers and provide electrical connections to the conductive layers and electrical connections for communicating a signal through the flex capacitor circuit.
  • the integrated-circuit (IC) device is electrically connected to the vias in the flex capacitor circuit.
  • the flex capacitor circuit adds capacitance to the IC device.
  • a preferred method in accordance with the invention includes obtaining a flex capacitor circuit with an upper surface and a lower surface and a plurality of conductive layers, mounting an IC device on the upper surface of the flex capacitor circuit, and mounting the flex capacitor circuit on a circuit board. Mounting the IC device to the upper surface of the flex capacitor circuit creates an electrical interconnection between the IC device and the flex capacitor circuit and mounting the flex capacitor circuit on the circuit board creates an electrical interconnection between the IC device and the circuit board through the flex capacitor circuit and, therefore, adds capacitance to the IC device.
  • FIG. 1 is a cross-sectional view of an embodiment of a flex-circuit apparatus for adding capacitance while conserving circuit board surface area.
  • FIGS. 2A-2B are cross-sectional and perspective views, respectively, of an embodiment of a flex circuit apparatus for adding capacitance while conserving circuit board surface area that includes fins.
  • FIGS. 3A-3B are cross-sectional and perspective views, respectively, of an embodiment of a flex circuit apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors.
  • FIGS. 4A-4B are cross-sectional and perspective views, respectively, of an embodiment of a flex circuit apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors and a slug for transferring heat.
  • FIG. 5 is a top view of a flex circuit that may be used in embodiments of a flex circuit apparatus for adding capacitance while conserving circuit board surface area.
  • FIG. 6 is a flowchart of an embodiment of a method for adding capacitance while conserving circuit board surface area.
  • the embodiments described utilize a flex circuit to effectively stack capacitance, providing a vertical solution that allows minimization of circuit board surface area or maximum utilization of available circuit board surface area.
  • the embodiments provide a way of boosting capacitance for devices by using planes of a flex circuit or combination rigid/flex circuit.
  • Certain embodiments provide on the flex circuit a capability of boosting capacitance even more by adding capacitors on top of the package. Embodiments enable the incorporating of these features in the packaging process of a die.
  • Flex circuits (“flex”, “flex circuits” or “flexible circuit structures”) employed herein are flexible circuit structures that have at least two conductive layers.
  • the conductive layers are, for example, metal such as copper or alloy 110 .
  • Any flexible or conformable substrate with a multiple internal layer connectivity capability may be used as a flex circuit in embodiments.
  • the entire flex circuit may be flexible or, as those of skill in the art will recognize, a printed circuit board (“PCB”) structure made flexible in certain areas, to allow conformability and wrapping around, e.g., the CSP, and rigid in other areas for planarity along, e.g., CSP surfaces.
  • PCB printed circuit board
  • Embodiments may be used, for example, with a die or integrated circuit (IC) device.
  • CSP packages of a variety of types and configurations such as, for example, those that are die-sized, as well as those that are near chip-scale as well as the variety of ball grid array packages known in the art may be used.
  • Typical CSPs such as, for example, monolithic ball-grid-array (“BGA”), micro ball-grid-array, and fine-pitch ball-grid-array (“FBGA”) packages have an array of connective contacts embodied, for example, as leads, bumps, solder balls, or balls that extend from a lower surface of a plastic (or other material) casing in any of several patterns and pitches. An external portion of the connective contacts is often finished with a ball or solder.
  • BGA monolithic ball-grid-array
  • FBGA fine-pitch ball-grid-array
  • the apparatus includes a multi-layered flex circuit 10 used as a capacitor.
  • flex capacitor circuit 10 includes an upper surface 12 and a lower surface 14 with six (6) intermediate conductive layers which except openings for vias, are solid planes.
  • the six intermediate conductive layers include six (6) alternating power planes (i.e., three (3) “Power 1” planes 16 and three (3) “Power 2” planes 18 ) separated by dielectric layers 20 .
  • One set of power planes e.g., the Power 1 planes 16
  • the other set of power planes e.g., the Power 2 planes 18
  • the dielectric layers 20 may be any of a variety of flexible dielectrics, such as Kapton.TM. or C-Ply.TM., both provided by 3M.
  • the conductive layers may be metal such as copper or alloy 110 .
  • the flex capacitor circuit 10 may be mounted between an IC device 22 (e.g., a CSP as described above) and the substrate or circuit board 24 to which the device 22 would normally attach. Mounted as such, the flex capacitor circuit 10 increases the bypass capacitance of the device 22 .
  • the flex capacitor circuit 10 does this by providing an electrical connection between device 22 and circuit board 24 power and ground leads and respective power and ground conductive layers (e.g., Power 1 plane(s) 16 and Power 2 plane(s) 18 ) in the flex capacitor circuit 10 .
  • the flex capacitor circuit 10 also provides an electrical connection for a signal to pass through the flex capacitor circuit 10 from/to the device 22 to the circuit board 24 .
  • connective contacts 26 and connective contacts 28 (e.g., ball contacts) on the upper surface 12 and lower surface 14 , respectively, of flex capacitor 10 provide electrical connections through mounting pads (not shown) and supply vias 30 to the conductive layers.
  • the connective contacts 26 and connective contacts 28 also provide the signal connection directly between device 22 and circuit board 24 through mounting pads and non-supply (i.e., signal) vias 32 .
  • Contacts 26 , 28 may be formed between device 22 and flex capacitor circuit 10 , and between flex capacitor circuit 10 and circuit board 24 , as part of the mounting process.
  • Device 22 may be mounted to upper surface 12 of flex capacitor circuit 10
  • lower surface 14 of flex capacitor circuit 10 may be mounted to circuit board 24 .
  • An adhesive may used to bond device 22 to flex capacitor circuit 10 and flex capacitor circuit 10 to the circuit board 24 .
  • supply vias 30 and signal vias 32 extend through flex capacitor circuit 10 .
  • Contacts 26 , 28 and vias 30 , 32 provide power supply, ground and signal connections between device 22 and circuit board 24 through flex capacitor circuit 10 .
  • Power 1 planes 16 e.g., the power supply conductive layers
  • flex capacitor circuit 10 may provide a power supply connection, with added capacitance provided by flex capacitor circuit 10 , between circuit board 24 and device 22 .
  • the supply vias 30 connecting to Power 1 planes 16 are the two outermost supply vias 30 (left-most and right-most) shown in FIG.
  • Supply vias 30 that connect to Power 1 planes 16 do not connect with Power 2 planes, but instead pass through openings 34 in Power 2 planes 18 . In this manner, these vias 30 provide an electrical connection to Power 1 planes 16 but not Power 2 planes 18 .
  • Supply vias 30 connecting to Power 2 planes 18 may provide a ground connection for device 22 .
  • Supply vias 30 connecting to Power 2 planes 18 do not connect to Power 1 planes, but instead pass through openings 36 in Power 1 planes 16 .
  • Supply vias 30 connecting to Power 2 planes 18 are shown as supply vias 30 third from the left and third from the right in FIG. 1 .
  • Signal vias 32 provide a signal connection between device 22 and circuit board 24 , as described above. As shown, signal vias 32 do not connect to Power 1 planes 16 and Power 2 planes 18 , but instead pass through openings 34 and 36 in Power 2 planes 18 and Power 1 planes 16 , respectively.
  • flex capacitor circuit 10 By providing power supply, ground and signal connections through power supply vias 30 and vias 32 , flex capacitor circuit 10 adds capacitance without taking up any appreciable circuit board 24 surface area beyond that of device 22 itself.
  • the amount of capacitance provided by flex capacitor circuit 10 is a function of a number of variables, as those of skill in the art will recognize, including the surface area, the number of layers, the distance between layers, and the dielectric material of flex capacitor circuit 10 .
  • the greater the surface area of flex capacitor circuit 10 the greater the capacitance.
  • the surface area may be increased by known techniques, such as dimpling, rough surface, etc., by extending flex capacitor circuit 10 beyond device 22 , or folding flex capacitor circuit 10 over device 22 , as described below. There typically is a direct, linear relationship between the surface area and the capacitance provided.
  • a flex capacitor circuit 10 design may include greater surface area but fewer layers.
  • a flex capacitor circuit 10 design might also incorporate a higher dielectric level material rather than increasing the number of layers in order to avoid increasing inductance.
  • FIGS. 2A-2B depict an embodiment of an apparatus for adding capacitance while conserving circuit board surface area that includes fins 40 .
  • Fins 40 may be formed as extended portions of flex capacitor circuit 10 . Consequently, fins 40 provide increased surface area for flex capacitor circuit 10 . The increased surface area provided by fins 40 increases the capacitance provided by flex capacitor circuit 10 .
  • device 22 is mounted on flex capacitor circuit 10 , which is itself mounted on substrate or circuit board 24 .
  • Connective contacts 26 , 28 provide power supply, ground, and signal connections between device 22 , flex capacitor circuit 10 , and circuit board 24 , as described above.
  • fins 40 are shown extended above and perpendicular to device 22 . Fins 40 may be folded around (over the top of) device 22 or left exposed (as shown) at any desired angle. An advantage of leaving fins 40 exposed as shown is that exposed fins 40 provide heat dissipation.
  • FIGS. 3A-3B shown is an embodiment of an apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors 42 . As shown, additional capacitors 42 are mounted on portions 44 of flex capacitor circuit 10 folded over device 22 .
  • the device 22 is mounted on the flex capacitor circuit 10 , which is itself mounted on the substrate or circuit board 24 .
  • Connective contacts 26 , 28 provide power supply, ground, and signal connections between device 22 , flex capacitor circuit 10 , and circuit board 24 , as described above.
  • Folder portions 44 of the flex capacitor circuit 10 wrap around the upper surface of the device 22 and capacitors 42 may be mounted on folded portions 44 . Folded portions 44 may include mounting pads (not shown) for mounting capacitors 42 .
  • the connections of capacitors 42 to device 22 may also be ported in a fashion normal to standard die packaging procedures to insulate the connections.
  • flex capacitor circuit 10 may be incorporated with device 22 as a packaged die (e.g., a CSP).
  • Flex capacitor circuit 10 may be easily employed in the manufacture of a packaged die, incorporating capacitance into a monolithic package.
  • Surface mount capacitors 42 can be added to the package, as shown in FIGS. 3A-3B , to increase capacitance as desired.
  • memory DIMMs utilizing inverted packages such as those shown here can take advantage of this packaging technology to meet overall package outline requirements with larger die sizes.
  • FIGS. 4A-4B shown is an embodiment of an apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors 42 and a slug 46 for transferring heat.
  • additional capacitors 42 are mounted on the folded portions 44 of flex capacitor circuit 10 .
  • a slug 46 is also mounted on the package.
  • the slug 46 may be mounted, e.g., on large mounting pads (not shown) on folded portions 44 .
  • the surface of folded portions 44 facing device 22 could be plated for solder attachment and multiple vias used to transfer heat to the slug 46 mounted on the outer surface of folded portions 44 .
  • a cutout or cutout window in folded portions 44 could be provided to mount slug 46 directly to device 22 .
  • Slug 46 may be metal or other heat-conductive material.
  • Slug 46 may interface to a heat sink (not shown) mounted on top of slug 46 or may itself be a heat sink.
  • a flex capacitor circuit 10 that may be used in embodiments of an apparatus for adding capacitance while conserving circuit board surface area.
  • Exemplary flex circuits are shown in the '992 patent discussed above and are known to those skilled in the art. Off-the-shelf flex circuits may be used.
  • the flex capacitor circuit 10 includes mounting pads 50 .
  • the mounting pads 50 provide connections from connective contacts 26 , 28 to the vias 30 , 32 discussed above.
  • the power plane layers generally will not have traces, as these are not needed for the capacitance function.
  • flex capacitor circuit 10 includes power plane layers separated by dielectric layers.
  • the power plane layers may be metal layers that are solid planes with the exception of holes for vias 30 , 32 .
  • the number of layers may depend on numerous factors including the capacitance desired, engineering and size constraints, and other design choices.
  • flex capacitor circuit 10 in FIG. 1 includes six power plane layers.
  • flex capacitor circuit 10 will have two or more power plane layers.
  • flex capacitor circuit 10 is folded. Increasing the number of layers of flex capacitor circuit 10 may increase the difficulty of folding flex capacitor circuit 10 .
  • flex capacitor circuit 10 may be thinned in the regions where it is folded. This may be done by removing layers or thinning the existing layers in the folding region. If necessary, additional layers may be added, or the layers thickened, in the portions of flex capacitor circuit 10 that extend beyond the folding region.
  • Another technique for folding flex capacitor circuit 10 involves folding only some portion of the layers. For example, if flex capacitor circuit 10 included six layers, only two of the layers may extend beyond and be folded over device 22 .
  • Method 60 includes obtaining a flex capacitor circuit 10 , block 62 , such as described above with reference to FIGS. 1-5 .
  • the obtaining step may comprise fabricating a flex capacitor circuit 10 with the characteristics described above.
  • a device 22 may be mounted on the flex capacitor circuit 10 .
  • This mounting may include an adhesive, or other bonding material, being disposed on selected areas of an upper surface of the flex capacitor circuit 10 , block 64 , and device 22 , such as a CSP, being placed on the upper surface of the flex capacitor circuit 10 , block 66 , creating an adhesive contact between device 22 and flex capacitor circuit 10 and an electrical interconnection between device 22 and flex capacitor circuit 10 through contacts 26 (e.g., contact balls disposed during mounting step), mounting pads 50 and vias 30 , 32 .
  • contacts 26 e.g., contact balls disposed during mounting step
  • flex capacitor circuit 10 includes an extended portion, the extended portion may be wrapped or folded around device 22 , block 68 . The folded portion may be left exposed as fins 40 or folded completely over device 22 as discussed above.
  • adhesive or other bonding material may be disposed on an upper surface of device 22 , block 70 , and the folded portions 44 placed on the upper surface of device 22 , block 72 , creating an adhesive contact between the upper surface of device 22 and folded portions 44 .
  • One or more additional capacitors 42 may be mounted on the folded portions 44 , block 74 .
  • a slug or heat sink may be mounted on the folded portions 44 , block 76 .
  • the entire package of device 22 and flex capacitor circuit 10 may be mounted on a circuit board 24 .
  • adhesive, or other bonding material may be disposed on the circuit board 24 , block 78 , and the package placed on the circuit board 24 , block 80 , creating an adhesive contact between flex capacitor circuit 10 and the circuit board 24 and an electrical interconnection between device 22 and circuit board 24 through flex capacitor circuit 10 (i.e., through contacts 26 , 28 (e.g., contact balls disposed during mounting step), mounting pads 50 and vias 30 , 32 ).

Abstract

An apparatus and a method for adding capacitance while conserving circuit board surface area. An apparatus for adding capacitance while conserving circuit board surface area includes a flex capacitor circuit with an upper surface and a lower surface and a plurality of conductive layers and an integrated-circuit (IC) device mounted on to the upper surface of the flex capacitor circuit and electrically connected to the flex capacitor circuit. The flex capacitor circuit is configured to provide bypass capacitance and, therefore, adds capacitance to the IC device when the IC device is mounted on the flex capacitor circuit.

Description

    RELATED APPLICATIONS
  • This application is a continuation of Ser. No. 11/267,476, filed Nov. 4, 2005, now U.S. Pat. No. 7,576,995, which is hereby incorporated herein by reference.
  • BACKGROUND
  • On densely populated circuit boards, space consumption is a critical issue. Each additional component placed on a circuit board takes up additional surface area. For example, if more capacitance is required for a given application, additional capacitors must be added to the circuit board, taking up additional surface area. With manufacturers trying to fit more and more components on circuit boards, techniques which minimize the amount of surface area of given components are sought after. This applies to capacitors as much as other components.
  • At the same time, manufacturers are constantly looking for ways to reduce overall circuit board surface area. Stacking is one technique that has been utilized to conserve surface area. One such stacking technique stacks integrated circuits on top of one another. In U.S. Pat. No. 6,576,992 B1 (the '992 patent), owned by assignee of the present application and incorporated herein by reference, integrated circuits are stacked in chip-scale packages (“CSPs”) into modules. Flex circuits are used to connect a pair of CSPs, conserving board surface area at the expense of added component height. This is a trade-off that manufacturers are often willing to make to allow smaller circuit boards.
  • SUMMARY
  • An apparatus for adding capacitance while conserving circuit board surface area is provided that includes a flex capacitor circuit with an upper surface and a lower surface and a plurality of conductive layers and an integrated-circuit (IC) device mounted on to the upper surface of the flex capacitor circuit and electrically connected to the flex capacitor circuit. The flex capacitor circuit is configured to provide bypass capacitance and, therefore, adds capacitance to the IC device when the IC device is mounted on the flex capacitor circuit.
  • Another apparatus for adding capacitance while conserving circuit board surface area includes a flex capacitor circuit with an upper surface and a lower surface and an integrated-circuit (IC) device mounted on to the upper surface of the flex capacitor circuit. The flex capacitor circuit includes a plurality of conductive layers, one or more dielectric layers, and a plurality of vias. Each conductive layer is a solid plane except for openings for vias defined by the conductive layer. The one or more dielectric layers separate the conductive layers. The vias extend through openings in the conductive layers and provide electrical connections to the conductive layers and electrical connections for communicating a signal through the flex capacitor circuit. The integrated-circuit (IC) device is electrically connected to the vias in the flex capacitor circuit. The flex capacitor circuit adds capacitance to the IC device.
  • A preferred method in accordance with the invention includes obtaining a flex capacitor circuit with an upper surface and a lower surface and a plurality of conductive layers, mounting an IC device on the upper surface of the flex capacitor circuit, and mounting the flex capacitor circuit on a circuit board. Mounting the IC device to the upper surface of the flex capacitor circuit creates an electrical interconnection between the IC device and the flex capacitor circuit and mounting the flex capacitor circuit on the circuit board creates an electrical interconnection between the IC device and the circuit board through the flex capacitor circuit and, therefore, adds capacitance to the IC device.
  • DESCRIPTION OF DRAWINGS
  • The detailed description will refer to the following drawings, wherein like numerals refer to like elements, and wherein:
  • FIG. 1 is a cross-sectional view of an embodiment of a flex-circuit apparatus for adding capacitance while conserving circuit board surface area.
  • FIGS. 2A-2B are cross-sectional and perspective views, respectively, of an embodiment of a flex circuit apparatus for adding capacitance while conserving circuit board surface area that includes fins.
  • FIGS. 3A-3B are cross-sectional and perspective views, respectively, of an embodiment of a flex circuit apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors.
  • FIGS. 4A-4B are cross-sectional and perspective views, respectively, of an embodiment of a flex circuit apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors and a slug for transferring heat.
  • FIG. 5 is a top view of a flex circuit that may be used in embodiments of a flex circuit apparatus for adding capacitance while conserving circuit board surface area.
  • FIG. 6 is a flowchart of an embodiment of a method for adding capacitance while conserving circuit board surface area.
  • DETAILED DESCRIPTION
  • An apparatus and method for adding capacitance while conserving circuit board surface area are described herein. The embodiments described utilize a flex circuit to effectively stack capacitance, providing a vertical solution that allows minimization of circuit board surface area or maximum utilization of available circuit board surface area. The embodiments provide a way of boosting capacitance for devices by using planes of a flex circuit or combination rigid/flex circuit. Certain embodiments provide on the flex circuit a capability of boosting capacitance even more by adding capacitors on top of the package. Embodiments enable the incorporating of these features in the packaging process of a die.
  • Flex circuits (“flex”, “flex circuits” or “flexible circuit structures”) employed herein are flexible circuit structures that have at least two conductive layers. The conductive layers are, for example, metal such as copper or alloy 110. Any flexible or conformable substrate with a multiple internal layer connectivity capability may be used as a flex circuit in embodiments. The entire flex circuit may be flexible or, as those of skill in the art will recognize, a printed circuit board (“PCB”) structure made flexible in certain areas, to allow conformability and wrapping around, e.g., the CSP, and rigid in other areas for planarity along, e.g., CSP surfaces.
  • Embodiments may be used, for example, with a die or integrated circuit (IC) device. For example, CSP packages of a variety of types and configurations such as, for example, those that are die-sized, as well as those that are near chip-scale as well as the variety of ball grid array packages known in the art may be used. Typical CSPs, such as, for example, monolithic ball-grid-array (“BGA”), micro ball-grid-array, and fine-pitch ball-grid-array (“FBGA”) packages have an array of connective contacts embodied, for example, as leads, bumps, solder balls, or balls that extend from a lower surface of a plastic (or other material) casing in any of several patterns and pitches. An external portion of the connective contacts is often finished with a ball or solder.
  • With reference now to FIG. 1, shown is an apparatus for adding capacitance while conserving circuit board surface area. The apparatus includes a multi-layered flex circuit 10 used as a capacitor. In the embodiment shown, flex capacitor circuit 10 includes an upper surface 12 and a lower surface 14 with six (6) intermediate conductive layers which except openings for vias, are solid planes. The six intermediate conductive layers include six (6) alternating power planes (i.e., three (3) “Power 1” planes 16 and three (3) “Power 2” planes 18) separated by dielectric layers 20. One set of power planes, e.g., the Power 1 planes 16, may be configured as a power supply layer, while the other set of power planes, e.g., the Power 2 planes 18, may be configured as a ground layer. The dielectric layers 20 may be any of a variety of flexible dielectrics, such as Kapton.™. or C-Ply.™., both provided by 3M. As noted above, the conductive layers may be metal such as copper or alloy 110.
  • The flex capacitor circuit 10 may be mounted between an IC device 22 (e.g., a CSP as described above) and the substrate or circuit board 24 to which the device 22 would normally attach. Mounted as such, the flex capacitor circuit 10 increases the bypass capacitance of the device 22. The flex capacitor circuit 10 does this by providing an electrical connection between device 22 and circuit board 24 power and ground leads and respective power and ground conductive layers (e.g., Power 1 plane(s) 16 and Power 2 plane(s) 18) in the flex capacitor circuit 10. The flex capacitor circuit 10 also provides an electrical connection for a signal to pass through the flex capacitor circuit 10 from/to the device 22 to the circuit board 24.
  • With continued reference to FIG. 1, connective contacts 26 and connective contacts 28 (e.g., ball contacts) on the upper surface 12 and lower surface 14, respectively, of flex capacitor 10 provide electrical connections through mounting pads (not shown) and supply vias 30 to the conductive layers. The connective contacts 26 and connective contacts 28 also provide the signal connection directly between device 22 and circuit board 24 through mounting pads and non-supply (i.e., signal) vias 32. Contacts 26, 28 may be formed between device 22 and flex capacitor circuit 10, and between flex capacitor circuit 10 and circuit board 24, as part of the mounting process. Device 22 may be mounted to upper surface 12 of flex capacitor circuit 10, while lower surface 14 of flex capacitor circuit 10 may be mounted to circuit board 24. An adhesive may used to bond device 22 to flex capacitor circuit 10 and flex capacitor circuit 10 to the circuit board 24.
  • As shown, supply vias 30 and signal vias 32 extend through flex capacitor circuit 10. Contacts 26, 28 and vias 30, 32 provide power supply, ground and signal connections between device 22 and circuit board 24 through flex capacitor circuit 10. For example, in the cross-sectional view shown in FIG. 1, there are two sets of supply vias 30 that connect contacts 26, 28 to Power 1 planes 16 (e.g., the power supply conductive layers) in flex capacitor circuit 10. In this manner, flex capacitor circuit 10 may provide a power supply connection, with added capacitance provided by flex capacitor circuit 10, between circuit board 24 and device 22. The supply vias 30 connecting to Power 1 planes 16 are the two outermost supply vias 30 (left-most and right-most) shown in FIG. 1. Supply vias 30 that connect to Power 1 planes 16 do not connect with Power 2 planes, but instead pass through openings 34 in Power 2 planes 18. In this manner, these vias 30 provide an electrical connection to Power 1 planes 16 but not Power 2 planes 18.
  • Similarly, there are two sets of supply vias 30 that connect to Power 2 planes 18 (e.g., the ground conductive layers). Supply vias 30 connecting to Power 2 planes 18 may provide a ground connection for device 22. Supply vias 30 connecting to Power 2 planes 18 do not connect to Power 1 planes, but instead pass through openings 36 in Power 1 planes 16. Supply vias 30 connecting to Power 2 planes 18 are shown as supply vias 30 third from the left and third from the right in FIG. 1.
  • With continuing reference to FIG. 1, the remaining vias are signal vias 32. Signal vias 32 provide a signal connection between device 22 and circuit board 24, as described above. As shown, signal vias 32 do not connect to Power 1 planes 16 and Power 2 planes 18, but instead pass through openings 34 and 36 in Power 2 planes 18 and Power 1 planes 16, respectively.
  • By providing power supply, ground and signal connections through power supply vias 30 and vias 32, flex capacitor circuit 10 adds capacitance without taking up any appreciable circuit board 24 surface area beyond that of device 22 itself. The amount of capacitance provided by flex capacitor circuit 10 is a function of a number of variables, as those of skill in the art will recognize, including the surface area, the number of layers, the distance between layers, and the dielectric material of flex capacitor circuit 10. The greater the surface area of flex capacitor circuit 10, the greater the capacitance. The surface area may be increased by known techniques, such as dimpling, rough surface, etc., by extending flex capacitor circuit 10 beyond device 22, or folding flex capacitor circuit 10 over device 22, as described below. There typically is a direct, linear relationship between the surface area and the capacitance provided.
  • There is also a direct, linear relationship between the number of layers and the capacitance provided by flex capacitor circuit 10. Hence, the greater number of layers, the more capacitance provided. Increasing the number of layers, however, also increases the inductance provided by flex capacitor circuit 10. Consequently, if too much inductance were a concern, a flex capacitor circuit 10 design may include greater surface area but fewer layers.
  • There is an inverse, linear relationship between the distance between conductive layers and the capacitance provided by flex capacitor circuit 10. In other words, the smaller the distance between the layers, the greater capacitance provided.
  • On the other hand, there is a direct, linear relationship between the dielectric level of the dielectric material used for dielectric layers 20 and the capacitance provided by flex capacitor circuit 10. In other words the higher the dielectric level of the dielectric material used in the dielectric layers 20, the greater the capacitance. Accordingly, a flex capacitor circuit 10 design might also incorporate a higher dielectric level material rather than increasing the number of layers in order to avoid increasing inductance.
  • FIGS. 2A-2B depict an embodiment of an apparatus for adding capacitance while conserving circuit board surface area that includes fins 40. Fins 40 may be formed as extended portions of flex capacitor circuit 10. Consequently, fins 40 provide increased surface area for flex capacitor circuit 10. The increased surface area provided by fins 40 increases the capacitance provided by flex capacitor circuit 10.
  • As shown, device 22 is mounted on flex capacitor circuit 10, which is itself mounted on substrate or circuit board 24. Connective contacts 26, 28 provide power supply, ground, and signal connections between device 22, flex capacitor circuit 10, and circuit board 24, as described above. In FIGS. 2A-2B, fins 40 are shown extended above and perpendicular to device 22. Fins 40 may be folded around (over the top of) device 22 or left exposed (as shown) at any desired angle. An advantage of leaving fins 40 exposed as shown is that exposed fins 40 provide heat dissipation.
  • Another feature that can be incorporated with flex capacitor circuit 10 is additional bulk capacitor mounting positions. Extended portions of flex capacitor circuit 10 that are folded over device 22 (or allowed to stand as fins 40) may provide a high-quality, close-proximity mounting for additional bulk capacitors. With reference now to FIGS. 3A-3B, shown is an embodiment of an apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors 42. As shown, additional capacitors 42 are mounted on portions 44 of flex capacitor circuit 10 folded over device 22.
  • As shown, the device 22 is mounted on the flex capacitor circuit 10, which is itself mounted on the substrate or circuit board 24. Connective contacts 26, 28 provide power supply, ground, and signal connections between device 22, flex capacitor circuit 10, and circuit board 24, as described above. Folder portions 44 of the flex capacitor circuit 10 wrap around the upper surface of the device 22 and capacitors 42 may be mounted on folded portions 44. Folded portions 44 may include mounting pads (not shown) for mounting capacitors 42. The connections of capacitors 42 to device 22 may also be ported in a fashion normal to standard die packaging procedures to insulate the connections. As shown in FIGS. 3A-3B, flex capacitor circuit 10 may be incorporated with device 22 as a packaged die (e.g., a CSP). Flex capacitor circuit 10 may be easily employed in the manufacture of a packaged die, incorporating capacitance into a monolithic package. Surface mount capacitors 42 can be added to the package, as shown in FIGS. 3A-3B, to increase capacitance as desired. As an example, memory DIMMs utilizing inverted packages such as those shown here can take advantage of this packaging technology to meet overall package outline requirements with larger die sizes.
  • With reference to FIGS. 4A-4B, shown is an embodiment of an apparatus for adding capacitance while conserving circuit board surface area that includes additional capacitors 42 and a slug 46 for transferring heat. As above, additional capacitors 42 are mounted on the folded portions 44 of flex capacitor circuit 10. In the embodiment shown, a slug 46 is also mounted on the package. The slug 46 may be mounted, e.g., on large mounting pads (not shown) on folded portions 44. The surface of folded portions 44 facing device 22 could be plated for solder attachment and multiple vias used to transfer heat to the slug 46 mounted on the outer surface of folded portions 44. Alternatively, a cutout or cutout window in folded portions 44 could be provided to mount slug 46 directly to device 22. Slug 46 may be metal or other heat-conductive material. Slug 46 may interface to a heat sink (not shown) mounted on top of slug 46 or may itself be a heat sink.
  • With reference now to FIG. 5, shown is an embodiment of a flex capacitor circuit 10 that may be used in embodiments of an apparatus for adding capacitance while conserving circuit board surface area. Exemplary flex circuits are shown in the '992 patent discussed above and are known to those skilled in the art. Off-the-shelf flex circuits may be used. As shown, the flex capacitor circuit 10 includes mounting pads 50. The mounting pads 50 provide connections from connective contacts 26, 28 to the vias 30, 32 discussed above. In flex capacitor circuit 10, the power plane layers generally will not have traces, as these are not needed for the capacitance function.
  • As discussed above, flex capacitor circuit 10 includes power plane layers separated by dielectric layers. The power plane layers may be metal layers that are solid planes with the exception of holes for vias 30, 32. The number of layers may depend on numerous factors including the capacitance desired, engineering and size constraints, and other design choices. For example, flex capacitor circuit 10 in FIG. 1 includes six power plane layers. Generally, flex capacitor circuit 10 will have two or more power plane layers.
  • In certain embodiments, as discussed above, flex capacitor circuit 10 is folded. Increasing the number of layers of flex capacitor circuit 10 may increase the difficulty of folding flex capacitor circuit 10. There are techniques available for folding multiple-layered flex circuits. For example, flex capacitor circuit 10 may be thinned in the regions where it is folded. This may be done by removing layers or thinning the existing layers in the folding region. If necessary, additional layers may be added, or the layers thickened, in the portions of flex capacitor circuit 10 that extend beyond the folding region. Another technique for folding flex capacitor circuit 10 involves folding only some portion of the layers. For example, if flex capacitor circuit 10 included six layers, only two of the layers may extend beyond and be folded over device 22.
  • With reference now to FIG. 6, shown is a method 60 for adding capacitance while conserving circuit board surface area. Method 60 includes obtaining a flex capacitor circuit 10, block 62, such as described above with reference to FIGS. 1-5. The obtaining step may comprise fabricating a flex capacitor circuit 10 with the characteristics described above. A device 22 may be mounted on the flex capacitor circuit 10. This mounting may include an adhesive, or other bonding material, being disposed on selected areas of an upper surface of the flex capacitor circuit 10, block 64, and device 22, such as a CSP, being placed on the upper surface of the flex capacitor circuit 10, block 66, creating an adhesive contact between device 22 and flex capacitor circuit 10 and an electrical interconnection between device 22 and flex capacitor circuit 10 through contacts 26 (e.g., contact balls disposed during mounting step), mounting pads 50 and vias 30, 32. If flex capacitor circuit 10 includes an extended portion, the extended portion may be wrapped or folded around device 22, block 68. The folded portion may be left exposed as fins 40 or folded completely over device 22 as discussed above. If folded over device 22, adhesive or other bonding material, may be disposed on an upper surface of device 22, block 70, and the folded portions 44 placed on the upper surface of device 22, block 72, creating an adhesive contact between the upper surface of device 22 and folded portions 44. One or more additional capacitors 42 may be mounted on the folded portions 44, block 74. Likewise, a slug or heat sink may be mounted on the folded portions 44, block 76.
  • The entire package of device 22 and flex capacitor circuit 10 may be mounted on a circuit board 24. For example, adhesive, or other bonding material, may be disposed on the circuit board 24, block 78, and the package placed on the circuit board 24, block 80, creating an adhesive contact between flex capacitor circuit 10 and the circuit board 24 and an electrical interconnection between device 22 and circuit board 24 through flex capacitor circuit 10 (i.e., through contacts 26, 28 (e.g., contact balls disposed during mounting step), mounting pads 50 and vias 30, 32).
  • The terms and descriptions used herein are set forth by way of illustration only and are not meant as limitations. Those skilled in the art will recognize that many variations are possible within the spirit and scope of the invention as defined in the following claims, and their equivalents, in which all terms are to be understood in their broadest possible sense unless otherwise indicated.

Claims (6)

1. A method for adding capacitance while conserving circuit board surface area, comprising:
obtaining a flex capacitor circuit with an upper surface and a lower surface and a plurality of conductive layers, wherein the flex capacitor circuit is configured to provide bypass capacitance;
mounting an IC device on the upper surface of the flex capacitor circuit, wherein an electrical interconnection between the IC device and the flex capacitor circuit is created; and
mounting the flex capacitor circuit on a circuit board, wherein an electrical interconnection between the IC device and the circuit board through the flex capacitor circuit is created and capacitance is added to the IC device by the flex capacitor circuit.
2. The method of claim 1, wherein mounting an IC device includes:
disposing a bonding material on selected areas of the upper surface of the flex capacitor circuit; and
placing the IC device onto the upper surface of the flex capacitor circuit, wherein a bonding contact between the upper surface and the IC device is created.
3. The method of claim 1 further comprising folding a portion of the flex capacitor circuit around the IC device.
4. The method of claim 3 further comprising disposing a bonding material on selected areas of an upper surface of the IC device, wherein a bonding contact between the upper surface of the IC device and the folded portion of the flex capacitor circuit is created.
5. The method of claim 3 further comprising mounting one or more capacitors onto the folded portion of the flex capacitor circuit.
6. The method of claim 3 further comprising mounting one or more slugs onto the folded portion of the flex capacitor circuit.
US12/542,503 2005-11-04 2009-08-17 Flex Circuit Apparatus and Method for Adding Capacitance while Conserving Circuit Board Surface Area Abandoned US20090300912A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/542,503 US20090300912A1 (en) 2005-11-04 2009-08-17 Flex Circuit Apparatus and Method for Adding Capacitance while Conserving Circuit Board Surface Area

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/267,476 US7576995B2 (en) 2005-11-04 2005-11-04 Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area
US12/542,503 US20090300912A1 (en) 2005-11-04 2009-08-17 Flex Circuit Apparatus and Method for Adding Capacitance while Conserving Circuit Board Surface Area

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/267,476 Continuation US7576995B2 (en) 2005-11-04 2005-11-04 Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area

Publications (1)

Publication Number Publication Date
US20090300912A1 true US20090300912A1 (en) 2009-12-10

Family

ID=38003521

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/267,476 Active 2026-07-18 US7576995B2 (en) 2005-11-04 2005-11-04 Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area
US12/542,503 Abandoned US20090300912A1 (en) 2005-11-04 2009-08-17 Flex Circuit Apparatus and Method for Adding Capacitance while Conserving Circuit Board Surface Area

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/267,476 Active 2026-07-18 US7576995B2 (en) 2005-11-04 2005-11-04 Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area

Country Status (1)

Country Link
US (2) US7576995B2 (en)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102006018874A1 (en) * 2006-04-24 2007-10-25 Infineon Technologies Ag Circuit arrangement for coupling a voltage supply to a semiconductor component, method for producing the circuit arrangement and data processing apparatus comprising the circuit arrangement
JP2008078205A (en) * 2006-09-19 2008-04-03 Fujitsu Ltd Substrate assembly and method for manufacturing the same, electronic component assembly and method for manufacturing the same, and electronic apparatus
JP5069744B2 (en) * 2007-05-14 2012-11-07 株式会社日本マイクロニクス Stacked package and method for forming stacked package
US8063474B2 (en) 2008-02-06 2011-11-22 Fairchild Semiconductor Corporation Embedded die package on package (POP) with pre-molded leadframe
KR101639618B1 (en) * 2009-02-03 2016-07-15 삼성전자주식회사 Electric device module
JP2010199216A (en) * 2009-02-24 2010-09-09 Fujitsu Ltd Component mounting structure and component mounting method
TWI386133B (en) * 2009-10-05 2013-02-11 Taiwan Textile Res Inst Assembled flexible textile capacitor module
US9930789B2 (en) 2010-04-12 2018-03-27 Seagate Technology Llc Flexible printed circuit cable with multi-layer interconnection and method of forming the same
TWI485826B (en) * 2012-05-25 2015-05-21 Ind Tech Res Inst Chip stacking structure and fabricating method of the chip stacking structure
US8604610B1 (en) 2012-06-13 2013-12-10 Fairchild Semiconductor Corporation Flexible power module semiconductor packages

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5448511A (en) * 1994-06-01 1995-09-05 Storage Technology Corporation Memory stack with an integrated interconnect and mounting structure
US5530288A (en) * 1994-10-12 1996-06-25 International Business Machines Corporation Passive interposer including at least one passive electronic component
US6576992B1 (en) * 2001-10-26 2003-06-10 Staktek Group L.P. Chip scale stacking system and method
US6765288B2 (en) * 2002-08-05 2004-07-20 Tessera, Inc. Microelectronic adaptors, assemblies and methods

Family Cites Families (176)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3436604A (en) 1966-04-25 1969-04-01 Texas Instruments Inc Complex integrated circuit array and method for fabricating same
US3654394A (en) 1969-07-08 1972-04-04 Gordon Eng Co Field effect transistor switch, particularly for multiplexing
US3772776A (en) 1969-12-03 1973-11-20 Thomas & Betts Corp Method of interconnecting memory plane boards
US3704455A (en) 1971-02-01 1972-11-28 Alfred D Scarbrough 3d-coaxial memory construction and method of making
US3746934A (en) 1971-05-06 1973-07-17 Siemens Ag Stack arrangement of semiconductor chips
US3766439A (en) 1972-01-12 1973-10-16 Gen Electric Electronic module using flexible printed circuit board with heat sink means
US3983547A (en) 1974-06-27 1976-09-28 International Business Machines - Ibm Three-dimensional bubble device
US4288841A (en) 1979-09-20 1981-09-08 Bell Telephone Laboratories, Incorporated Double cavity semiconductor chip carrier
US4398235A (en) 1980-09-11 1983-08-09 General Motors Corporation Vertical integrated circuit package integration
US4437235A (en) 1980-12-29 1984-03-20 Honeywell Information Systems Inc. Integrated circuit package
JPS57181146A (en) 1981-04-30 1982-11-08 Hitachi Ltd Resin-sealed semiconductor device
US4513368A (en) 1981-05-22 1985-04-23 Data General Corporation Digital data processing system having object-based logical memory addressing and self-structuring modular memory
US4406508A (en) 1981-07-02 1983-09-27 Thomas & Betts Corporation Dual-in-line package assembly
JPS58159360A (en) 1982-03-17 1983-09-21 Fujitsu Ltd Semiconductor device
US4466183A (en) 1982-05-03 1984-08-21 National Semiconductor Corporation Integrated circuit packaging process
US4567543A (en) 1983-02-15 1986-01-28 Motorola, Inc. Double-sided flexible electronic circuit module
US4656605A (en) 1983-09-02 1987-04-07 Wang Laboratories, Inc. Single in-line memory module
JPS6055458A (en) 1983-09-05 1985-03-30 Matsushita Electric Ind Co Ltd Cmos transistor circuit
KR890004820B1 (en) 1984-03-28 1989-11-27 인터내셔널 비지네스 머신즈 코포레이션 Stacked double density memory module using industry standard memory chips
US4587596A (en) 1984-04-09 1986-05-06 Amp Incorporated High density mother/daughter circuit board connector
EP0213205B1 (en) 1984-12-28 1992-12-09 Micro Co., Ltd. Method of stacking printed circuit boards
WO1993013557A1 (en) 1985-02-14 1993-07-08 Yoshiyuki Sato Structure for mounting the semiconductor chips in a three-dimensional manner
DE3675321D1 (en) 1985-08-16 1990-12-06 Dai Ichi Seiko Co Ltd SEMICONDUCTOR ARRANGEMENT WITH PACK OF PIN PLUG TYPE.
US4696525A (en) 1985-12-13 1987-09-29 Amp Incorporated Socket for stacking integrated circuit packages
US4850892A (en) 1985-12-16 1989-07-25 Wang Laboratories, Inc. Connecting apparatus for electrically connecting memory modules to a printed circuit board
US4709300A (en) 1986-05-05 1987-11-24 Itt Gallium Arsenide Technology Center, A Division Of Itt Corporation Jumper for a semiconductor assembly
US4763188A (en) 1986-08-08 1988-08-09 Thomas Johnson Packaging system for multiple semiconductor devices
US4821007A (en) 1987-02-06 1989-04-11 Tektronix, Inc. Strip line circuit component and method of manufacture
US5159535A (en) 1987-03-11 1992-10-27 International Business Machines Corporation Method and apparatus for mounting a flexible film semiconductor chip carrier on a circuitized substrate
US4862249A (en) 1987-04-17 1989-08-29 Xoc Devices, Inc. Packaging system for stacking integrated circuits
KR970003915B1 (en) 1987-06-24 1997-03-22 미다 가쓰시게 Semiconductor device and the use memory module
IT1214254B (en) 1987-09-23 1990-01-10 Sgs Microelettonica S P A SEMICONDUCTOR DEVICE IN PLASTIC OR CERAMIC CONTAINER WITH "CHIPS" FIXED ON BOTH SIDES OF THE CENTRAL ISLAND OF THE "FRAME".
US5016138A (en) 1987-10-27 1991-05-14 Woodman John K Three dimensional integrated circuit package
US4983533A (en) 1987-10-28 1991-01-08 Irvine Sensors Corporation High-density electronic modules - process and product
US5198888A (en) 1987-12-28 1993-03-30 Hitachi, Ltd. Semiconductor stacked device
US4833568A (en) 1988-01-29 1989-05-23 Berhold G Mark Three-dimensional circuit component assembly and method corresponding thereto
JP2600753B2 (en) 1988-02-03 1997-04-16 日本電気株式会社 Input circuit
US4891789A (en) 1988-03-03 1990-01-02 Bull Hn Information Systems, Inc. Surface mounted multilayer memory printed circuit board
US5253010A (en) 1988-05-13 1993-10-12 Minolta Camera Kabushiki Kaisha Printed circuit board
JPH025375A (en) 1988-06-24 1990-01-10 Toshiba Corp Actual fitting of electronic component
US5025306A (en) 1988-08-09 1991-06-18 Texas Instruments Incorporated Assembly of semiconductor chips
US4911643A (en) 1988-10-11 1990-03-27 Beta Phase, Inc. High density and high signal integrity connector
US4956694A (en) 1988-11-04 1990-09-11 Dense-Pac Microsystems, Inc. Integrated circuit chip stacking
WO1990006609A1 (en) 1988-11-16 1990-06-14 Motorola, Inc. Flexible substrate electronic assembly
EP0382203B1 (en) 1989-02-10 1995-04-26 Fujitsu Limited Ceramic package type semiconductor device and method of assembling the same
DE69006609T2 (en) 1989-03-15 1994-06-30 Ngk Insulators Ltd Ceramic lid for closing a semiconductor element and method for closing a semiconductor element in a ceramic package.
US4953060A (en) 1989-05-05 1990-08-28 Ncr Corporation Stackable integrated circuit chip package with improved heat removal
US5104820A (en) 1989-07-07 1992-04-14 Irvine Sensors Corporation Method of fabricating electronic circuitry unit containing stacked IC layers having lead rerouting
US5200362A (en) 1989-09-06 1993-04-06 Motorola, Inc. Method of attaching conductive traces to an encapsulated semiconductor die using a removable transfer film
US5012323A (en) 1989-11-20 1991-04-30 Micron Technology, Inc. Double-die semiconductor package having a back-bonded die and a face-bonded die interconnected on a single leadframe
US5191404A (en) 1989-12-20 1993-03-02 Digital Equipment Corporation High density memory array packaging
JPH03227541A (en) 1990-02-01 1991-10-08 Hitachi Ltd Semiconductor device
US5041015A (en) 1990-03-30 1991-08-20 Cal Flex, Inc. Electrical jumper assembly
US5345205A (en) 1990-04-05 1994-09-06 General Electric Company Compact high density interconnected microwave system
US5053853A (en) 1990-05-08 1991-10-01 International Business Machines Corporation Modular electronic packaging system
US5261068A (en) 1990-05-25 1993-11-09 Dell Usa L.P. Dual path memory retrieval system for an interleaved dynamic RAM memory unit
US5050039A (en) 1990-06-26 1991-09-17 Digital Equipment Corporation Multiple circuit chip mounting and cooling arrangement
US5241456A (en) 1990-07-02 1993-08-31 General Electric Company Compact high density interconnect structure
US5065277A (en) 1990-07-13 1991-11-12 Sun Microsystems, Inc. Three dimensional packaging arrangement for computer systems and the like
US5499160A (en) * 1990-08-01 1996-03-12 Staktek Corporation High density integrated circuit module with snap-on rail assemblies
WO1992003035A1 (en) 1990-08-01 1992-02-20 Staktek Corporation Ultra high density integrated circuit packages, method and apparatus
US5377077A (en) 1990-08-01 1994-12-27 Staktek Corporation Ultra high density integrated circuit packages method and apparatus
US5140405A (en) 1990-08-30 1992-08-18 Micron Technology, Inc. Semiconductor assembly utilizing elastomeric single axis conductive interconnect
US5117282A (en) 1990-10-29 1992-05-26 Harris Corporation Stacked configuration for integrated circuit devices
US5289346A (en) 1991-02-26 1994-02-22 Microelectronics And Computer Technology Corporation Peripheral to area adapter with protective bumper for an integrated circuit chip
JPH04284661A (en) 1991-03-13 1992-10-09 Toshiba Corp Semiconductor device
US5219794A (en) 1991-03-14 1993-06-15 Hitachi, Ltd. Semiconductor integrated circuit device and method of fabricating same
US5289062A (en) 1991-03-18 1994-02-22 Quality Semiconductor, Inc. Fast transmission gate switch
US5099393A (en) 1991-03-25 1992-03-24 International Business Machines Corporation Electronic package for high density applications
US5138430A (en) 1991-06-06 1992-08-11 International Business Machines Corporation High performance versatile thermally enhanced IC chip mounting
US5714802A (en) * 1991-06-18 1998-02-03 Micron Technology, Inc. High-density electronic module
JPH0513666A (en) 1991-06-29 1993-01-22 Sony Corp Complex semiconductor device
US5311401A (en) 1991-07-09 1994-05-10 Hughes Aircraft Company Stacked chip assembly and manufacturing method therefor
US5252857A (en) 1991-08-05 1993-10-12 International Business Machines Corporation Stacked DCA memory chips
US5397916A (en) 1991-12-10 1995-03-14 Normington; Peter J. C. Semiconductor device including stacked die
US5281852A (en) 1991-12-10 1994-01-25 Normington Peter J C Semiconductor device including stacked die
US5198965A (en) 1991-12-18 1993-03-30 International Business Machines Corporation Free form packaging of specific functions within a computer system
US5241454A (en) 1992-01-22 1993-08-31 International Business Machines Corporation Mutlilayered flexible circuit package
US5262927A (en) 1992-02-07 1993-11-16 Lsi Logic Corporation Partially-molded, PCB chip carrier package
US5224023A (en) 1992-02-10 1993-06-29 Smith Gary W Foldable electronic assembly module
US5208729A (en) 1992-02-14 1993-05-04 International Business Machines Corporation Multi-chip module
US5268815A (en) 1992-02-14 1993-12-07 International Business Machines Corporation High density, high performance memory circuit package
US5243133A (en) 1992-02-18 1993-09-07 International Business Machines, Inc. Ceramic chip carrier with lead frame or edge clip
US5222014A (en) 1992-03-02 1993-06-22 Motorola, Inc. Three-dimensional multi-chip pad array carrier
US5229916A (en) 1992-03-04 1993-07-20 International Business Machines Corporation Chip edge interconnect overlay element
US5313096A (en) 1992-03-16 1994-05-17 Dense-Pac Microsystems, Inc. IC chip package having chip attached to and wire bonded within an overlying substrate
US5259770A (en) 1992-03-19 1993-11-09 Amp Incorporated Impedance controlled elastomeric connector
US5361228A (en) 1992-04-30 1994-11-01 Fuji Photo Film Co., Ltd. IC memory card system having a common data and address bus
US5422435A (en) 1992-05-22 1995-06-06 National Semiconductor Corporation Stacked multi-chip modules and method of manufacturing
US5247423A (en) 1992-05-26 1993-09-21 Motorola, Inc. Stacking three dimensional leadless multi-chip module and method for making the same
US5729894A (en) * 1992-07-21 1998-03-24 Lsi Logic Corporation Method of assembling ball bump grid array semiconductor packages
US5229917A (en) 1992-07-24 1993-07-20 The United States Of America As Represented By The Secretary Of The Air Force VLSI integration into a 3-D WSI dual composite module
US5266912A (en) 1992-08-19 1993-11-30 Micron Technology, Inc. Inherently impedance matched multiple integrated circuit module
JPH0679990A (en) 1992-09-04 1994-03-22 Mitsubishi Electric Corp Ic memory card
JP3105089B2 (en) 1992-09-11 2000-10-30 株式会社東芝 Semiconductor device
US5402006A (en) 1992-11-10 1995-03-28 Texas Instruments Incorporated Semiconductor device with enhanced adhesion between heat spreader and leads and plastic mold compound
US5313097A (en) 1992-11-16 1994-05-17 International Business Machines, Corp. High density memory module
US5375041A (en) 1992-12-02 1994-12-20 Intel Corporation Ra-tab array bump tab tape based I.C. package
US5347428A (en) 1992-12-03 1994-09-13 Irvine Sensors Corporation Module comprising IC memory stack dedicated to and structurally combined with an IC microprocessor chip
US5484959A (en) * 1992-12-11 1996-01-16 Staktek Corporation High density lead-on-package fabrication method and apparatus
US6205654B1 (en) * 1992-12-11 2001-03-27 Staktek Group L.P. Method of manufacturing a surface mount package
US5390844A (en) 1993-07-23 1995-02-21 Tessera, Inc. Semiconductor inner lead bonding tool
US5386341A (en) 1993-11-01 1995-01-31 Motorola, Inc. Flexible substrate folded in a U-shape with a rigidizer plate located in the notch of the U-shape
KR970000214B1 (en) * 1993-11-18 1997-01-06 삼성전자 주식회사 Semiconductor device and method of producing the same
EP0658937A1 (en) * 1993-12-08 1995-06-21 Hughes Aircraft Company Vertical IC chip stack with discrete chip carriers formed from dielectric tape
US5502333A (en) * 1994-03-30 1996-03-26 International Business Machines Corporation Semiconductor stack structures and fabrication/sparing methods utilizing programmable spare circuit
US5715144A (en) * 1994-12-30 1998-02-03 International Business Machines Corporation Multi-layer, multi-chip pyramid and circuit board structure
US5592364A (en) * 1995-01-24 1997-01-07 Staktek Corporation High density integrated circuit module with complex electrical interconnect rails
US5491612A (en) * 1995-02-21 1996-02-13 Fairchild Space And Defense Corporation Three-dimensional modular assembly of integrated circuits
US5612570A (en) * 1995-04-13 1997-03-18 Dense-Pac Microsystems, Inc. Chip stack and method of making same
US6025642A (en) * 1995-08-17 2000-02-15 Staktek Corporation Ultra high density integrated circuit packages
US5861666A (en) * 1995-08-30 1999-01-19 Tessera, Inc. Stacked chip assembly
US6013948A (en) * 1995-11-27 2000-01-11 Micron Technology, Inc. Stackable chip scale semiconductor package with mating contacts on opposed surfaces
US6784023B2 (en) * 1996-05-20 2004-08-31 Micron Technology, Inc. Method of fabrication of stacked semiconductor devices
JP2755252B2 (en) * 1996-05-30 1998-05-20 日本電気株式会社 Semiconductor device package and semiconductor device
US6030856A (en) * 1996-06-10 2000-02-29 Tessera, Inc. Bondable compliant pads for packaging of a semiconductor chip and method therefor
US6008538A (en) * 1996-10-08 1999-12-28 Micron Technology, Inc. Method and apparatus providing redundancy for fabricating highly reliable memory modules
US6336262B1 (en) * 1996-10-31 2002-01-08 International Business Machines Corporation Process of forming a capacitor with multi-level interconnection technology
JP3695893B2 (en) * 1996-12-03 2005-09-14 沖電気工業株式会社 Semiconductor device, manufacturing method and mounting method thereof
US6225688B1 (en) * 1997-12-11 2001-05-01 Tessera, Inc. Stacked microelectronic assembly and method therefor
JP3455040B2 (en) * 1996-12-16 2003-10-06 株式会社日立製作所 Source clock synchronous memory system and memory unit
US6208521B1 (en) * 1997-05-19 2001-03-27 Nitto Denko Corporation Film carrier and laminate type mounting structure using same
US6014316A (en) * 1997-06-13 2000-01-11 Irvine Sensors Corporation IC stack utilizing BGA contacts
US6028352A (en) * 1997-06-13 2000-02-22 Irvine Sensors Corporation IC stack utilizing secondary leadframes
US6040624A (en) * 1997-10-02 2000-03-21 Motorola, Inc. Semiconductor device package and method
US5869353A (en) * 1997-11-17 1999-02-09 Dense-Pac Microsystems, Inc. Modular panel stacking process
DE19754874A1 (en) * 1997-12-10 1999-06-24 Siemens Ag Converting substrate with edge contacts into ball grid array
US6021048A (en) * 1998-02-17 2000-02-01 Smith; Gary W. High speed memory module
US6028365A (en) * 1998-03-30 2000-02-22 Micron Technology, Inc. Integrated circuit package and method of fabrication
US6172874B1 (en) * 1998-04-06 2001-01-09 Silicon Graphics, Inc. System for stacking of integrated circuit packages
US6180881B1 (en) * 1998-05-05 2001-01-30 Harlan Ruben Isaak Chip stack and method of making same
JP3186700B2 (en) * 1998-06-24 2001-07-11 日本電気株式会社 Semiconductor device and manufacturing method thereof
US6313522B1 (en) * 1998-08-28 2001-11-06 Micron Technology, Inc. Semiconductor structure having stacked semiconductor devices
SG75873A1 (en) * 1998-09-01 2000-10-24 Texas Instr Singapore Pte Ltd Stacked flip-chip integrated circuit assemblage
US6187652B1 (en) * 1998-09-14 2001-02-13 Fujitsu Limited Method of fabrication of multiple-layer high density substrate
US6239485B1 (en) * 1998-11-13 2001-05-29 Fujitsu Limited Reduced cross-talk noise high density signal interposer with power and ground wrap
JP2000185114A (en) * 1998-12-24 2000-07-04 Sumitomo Rubber Ind Ltd Golf ball
US6222737B1 (en) * 1999-04-23 2001-04-24 Dense-Pac Microsystems, Inc. Universal package and method of forming the same
US6351029B1 (en) * 1999-05-05 2002-02-26 Harlan R. Isaak Stackable flex circuit chip package and method of making same
US6323060B1 (en) * 1999-05-05 2001-11-27 Dense-Pac Microsystems, Inc. Stackable flex circuit IC package and method of making same
JP3526788B2 (en) * 1999-07-01 2004-05-17 沖電気工業株式会社 Method for manufacturing semiconductor device
US6370668B1 (en) * 1999-07-23 2002-04-09 Rambus Inc High speed memory system capable of selectively operating in non-chip-kill and chip-kill modes
KR100344927B1 (en) * 1999-09-27 2002-07-19 삼성전자 주식회사 Stack package and method for manufacturing the same
US6441476B1 (en) * 2000-10-18 2002-08-27 Seiko Epson Corporation Flexible tape carrier with external terminals formed on interposers
US6376904B1 (en) * 1999-12-23 2002-04-23 Rambus Inc. Redistributed bond pads in stacked integrated circuit die package
US6262895B1 (en) * 2000-01-13 2001-07-17 John A. Forthun Stackable chip package with flex carrier
US6489178B2 (en) * 2000-01-26 2002-12-03 Texas Instruments Incorporated Method of fabricating a molded package for micromechanical devices
US6528870B2 (en) * 2000-01-28 2003-03-04 Kabushiki Kaisha Toshiba Semiconductor device having a plurality of stacked wiring boards
JP3855594B2 (en) * 2000-04-25 2006-12-13 セイコーエプソン株式会社 Semiconductor device
US6522018B1 (en) * 2000-05-16 2003-02-18 Micron Technology, Inc. Ball grid array chip packages having improved testing and stacking characteristics
US20020006032A1 (en) * 2000-05-23 2002-01-17 Chris Karabatsos Low-profile registered DIMM
US6683377B1 (en) * 2000-05-30 2004-01-27 Amkor Technology, Inc. Multi-stacked memory package
US6525413B1 (en) * 2000-07-12 2003-02-25 Micron Technology, Inc. Die to die connection method and assemblies and packages including dice so connected
US6970362B1 (en) * 2000-07-31 2005-11-29 Intel Corporation Electronic assemblies and systems comprising interposer with embedded capacitors
JP4397109B2 (en) * 2000-08-14 2010-01-13 富士通株式会社 Information processing apparatus and crossbar board unit / back panel assembly manufacturing method
US6775150B1 (en) * 2000-08-30 2004-08-10 Intel Corporation Electronic assembly comprising ceramic/organic hybrid substrate with embedded capacitors and methods of manufacture
JP2002184937A (en) * 2000-12-18 2002-06-28 Shinko Electric Ind Co Ltd Mounting structure of semiconductor device
US6388207B1 (en) * 2000-12-29 2002-05-14 Intel Corporation Electronic assembly with trench structures and methods of manufacture
US6712226B1 (en) * 2001-03-13 2004-03-30 James E. Williams, Jr. Wall or ceiling mountable brackets for storing and displaying board-based recreational equipment
US6707684B1 (en) * 2001-04-02 2004-03-16 Advanced Micro Devices, Inc. Method and apparatus for direct connection between two integrated circuits via a connector
US6532162B2 (en) * 2001-05-26 2003-03-11 Intel Corporation Reference plane of integrated circuit packages
DE10131939B4 (en) * 2001-07-02 2014-12-11 Qimonda Ag Electronic circuit board with a plurality of housing-type housing semiconductor memories
US6451626B1 (en) * 2001-07-27 2002-09-17 Charles W.C. Lin Three-dimensional stacked semiconductor package
WO2003019654A1 (en) * 2001-08-22 2003-03-06 Tessera, Inc. Stacked chip assembly with stiffening layer
US6847527B2 (en) * 2001-08-24 2005-01-25 3M Innovative Properties Company Interconnect module with reduced power distribution impedance
US6674644B2 (en) * 2001-11-01 2004-01-06 Sun Microsystems, Inc. Module and connector having multiple contact rows
SG115459A1 (en) * 2002-03-04 2005-10-28 Micron Technology Inc Flip chip packaging using recessed interposer terminals
US6873039B2 (en) * 2002-06-27 2005-03-29 Tessera, Inc. Methods of making microelectronic packages including electrically and/or thermally conductive element
US6838761B2 (en) * 2002-09-17 2005-01-04 Chippac, Inc. Semiconductor multi-package module having wire bond interconnect between stacked packages and having electrical shield
TWI230378B (en) * 2002-12-05 2005-04-01 Mediatek Inc Apparatus and method for connecting interrupted recording
US6869825B2 (en) * 2002-12-31 2005-03-22 Intel Corporation Folded BGA package design with shortened communication paths and more electrical routing flexibility
US6686656B1 (en) * 2003-01-13 2004-02-03 Kingston Technology Corporation Integrated multi-chip chip scale package
US6945327B2 (en) * 2003-02-11 2005-09-20 Ely & Associates, Inc. Method for reducing permeability restriction near wellbore
US6853064B2 (en) * 2003-05-12 2005-02-08 Micron Technology, Inc. Semiconductor component having stacked, encapsulated dice
KR100592786B1 (en) * 2003-08-22 2006-06-26 삼성전자주식회사 Stack package made of area array type packages, and manufacturing method thereof
US20050018495A1 (en) * 2004-01-29 2005-01-27 Netlist, Inc. Arrangement of integrated circuits in a memory module

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5448511A (en) * 1994-06-01 1995-09-05 Storage Technology Corporation Memory stack with an integrated interconnect and mounting structure
US5530288A (en) * 1994-10-12 1996-06-25 International Business Machines Corporation Passive interposer including at least one passive electronic component
US6576992B1 (en) * 2001-10-26 2003-06-10 Staktek Group L.P. Chip scale stacking system and method
US6765288B2 (en) * 2002-08-05 2004-07-20 Tessera, Inc. Microelectronic adaptors, assemblies and methods

Also Published As

Publication number Publication date
US20070103877A1 (en) 2007-05-10
US7576995B2 (en) 2009-08-18

Similar Documents

Publication Publication Date Title
US20090300912A1 (en) Flex Circuit Apparatus and Method for Adding Capacitance while Conserving Circuit Board Surface Area
US6940729B2 (en) Integrated circuit stacking system and method
US6369448B1 (en) Vertically integrated flip chip semiconductor package
US7170162B2 (en) Chip embedded package structure
US7507915B2 (en) Stack structure of carrier boards embedded with semiconductor components and method for fabricating the same
US6137164A (en) Thin stacked integrated circuit device
US7514770B2 (en) Stack structure of carrier board embedded with semiconductor components and method for fabricating the same
US5440171A (en) Semiconductor device with reinforcement
US7230332B2 (en) Chip package with embedded component
US7709943B2 (en) Stacked ball grid array package module utilizing one or more interposer layers
US20040235222A1 (en) Integrated circuit stacking system and method
US20070090517A1 (en) Stacked die package with thermally conductive block embedded in substrate
US7754538B2 (en) Packaging substrate structure with electronic components embedded therein and method for manufacturing the same
JP2001035960A (en) Semiconductor device and manufacture thereof
US8134841B2 (en) Printed-wiring board, method of manufacturing printed-wiring board, and electronic equipment
KR20140123577A (en) Three dimensional passive multi-component structures
US20090236750A1 (en) Package structure in which coreless substrate has direct electrical connections to semiconductor chip and manufacturing method thereof
KR20020061812A (en) Ball grid array type multi chip package and stack package
US8022513B2 (en) Packaging substrate structure with electronic components embedded in a cavity of a metal block and method for fabricating the same
US20170294407A1 (en) Passive element package and semiconductor module comprising the same
US20090115045A1 (en) Stacked package module and method for fabricating the same
US7884465B2 (en) Semiconductor package with passive elements embedded within a semiconductor chip
TWI435667B (en) Print circuit board assembly
Das et al. 3D integration of system-in-package (SiP) using organic interposer: toward SiP-interposer-SiP for high-end electronics
US20230063542A1 (en) Semiconductor package and manufacturing method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: ENTORIAN TECHNOLOGIES, LP, FORMERLY STAKTEK GROUP

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:THOMAS, JOHN;RAPPORT, RUSSELL;WASHBURN, ROBERT;REEL/FRAME:023121/0722

Effective date: 20051103

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION