US20080211055A1 - Utilizing Sidewall Spacer Features to Form Magnetic Tunnel Junctions in an Integrated Circuit - Google Patents

Utilizing Sidewall Spacer Features to Form Magnetic Tunnel Junctions in an Integrated Circuit Download PDF

Info

Publication number
US20080211055A1
US20080211055A1 US12/120,915 US12091508A US2008211055A1 US 20080211055 A1 US20080211055 A1 US 20080211055A1 US 12091508 A US12091508 A US 12091508A US 2008211055 A1 US2008211055 A1 US 2008211055A1
Authority
US
United States
Prior art keywords
film stack
spacer layer
etching
forming
trenches
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/120,915
Inventor
Solomon Assefa
Michael C. Gaidis
Sivananda Kanakasabapathy
John P. Hummel
David W. Abraham
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US12/120,915 priority Critical patent/US20080211055A1/en
Publication of US20080211055A1 publication Critical patent/US20080211055A1/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N50/00Galvanomagnetic devices
    • H10N50/01Manufacture or treatment
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B61/00Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices

Definitions

  • This invention relates generally to integrated circuits, and more particularly to techniques for utilizing sidewall spacer features to form magnetic tunnel junctions in integrated circuits.
  • Magnetic memory devices such as magnetic random access memory (MRAM) devices, use magnetic memory cells to store information.
  • Information is stored in a magnetic memory cell as the orientation of the magnetization of a free layer in the magnetic memory cell as compared to the orientation of the magnetization of a fixed or pinned layer in the memory cell.
  • the magnetization of the free layer may be oriented parallel or anti-parallel to the fixed layer, representing either a logic “0” or a logic “1.”
  • One type of memory cell a magnetic tunnel junction (MTJ), comprises a free layer and a fixed layer separated by a thin dielectric barrier (a tunnel barrier), which typically comprises aluminum oxide.
  • the resistance of the memory cell depends on the direction of magnetization of the free layer relative to the direction of magnetization of the fixed layer. Thus, the state of the cell can be sensed by measuring its resistance.
  • Reactive ion etching is commonly used in MRAM processing as a means of patterning MTJ features.
  • RIE reactive ion etching
  • reactive gases are ionized and accelerated towards the substrate. These reactive gases play two roles. They sputter the material from the surface, as well as chemically react with the material, thereby producing reaction products that are volatile and can be pumped away.
  • etching medium is a flux of ions directed towards the substrate
  • RIE is predominantly anisotropic, meaning that etching occurs preferentially in the direction normal to the substrate. This translates into an etch rate on surfaces perpendicular to the substrate that is much lower than the etch rate on surfaces parallel to the substrate. As a result, redeposition of etching byproducts may occur, particularly on the sidewalls of vertical features where the etch rate is relatively low.
  • a masking layer is first deposited on the film stack and patterned such that the masking layer can act as a hard mask during the etching of the underlying film stack.
  • the masking layer is then physically sputtered so that its corners are eroded, thereby creating a taper in the masking layer which can subsequently be translated into the film stack.
  • the physical sputtering of the masking layer is usually limited. This frequently means that lower reaches of the masking layer cannot be tapered sufficiently. As a result, the redeposition of etching byproducts is frequently still problematic when subsequently etching the remainder of the film stack.
  • the present invention addresses the above-identified needs by providing a novel method for reliably and reproducibly forming MTJs.
  • An embodiment of the invention achieves this, at least in part, by the use of sidewall spacer features during the processing of the film stack.
  • these sidewall spacer features create both a characteristic tapered masking feature as well as an encapsulating layer for protecting a portion of the film stack during subsequent processing steps.
  • the sidewall spacer features may, under certain circumstances, be left in place and used as vertical contacts to higher levels of metallization.
  • a method of forming MTJ features in integrated circuits comprises forming a film stack wherein the film stack comprises one or magnetic materials. After forming the film stack, one or more trenches are formed in the film stack such that the sidewalls of the trenches are substantially vertical. Next, a spacer layer is deposited on the film stack. The spacer layer is subsequently etched so that the spacer layer only remains on the sidewalls of the trenches in the film stack. The film stack is subsequently further etched utilizing the etched spacer layer as a mask.
  • a film stack includes a lower magnetic layer, dielectric layer, upper magnetic layer and a masking layer.
  • trenches with substantially vertical sidewalls are first formed in the masking layer.
  • sidewall spacer features are formed on the sidewalls of these trenches utilizing easily controlled deposition and etching techniques. These sidewall spacer features have characteristic tapered profiles.
  • the remainder of the film stack is etched leading to a tapered film stack profile. Redeposition of etching byproducts is thereby reduced, resulting in improved MRAM processing yield.
  • FIGS. 1A-1G show sectional views of MTJ features during various states of processing in accordance with a first illustrative embodiment of the invention.
  • FIGS. 2A-2F show sectional views of MTJ features during various states of processing in accordance with a second illustrative embodiment of the invention.
  • FIG. 3 shows a sectional view of a MTJ feature in accordance with a third illustrative embodiment of the invention.
  • FIGS. 1A-1G show sectional views of MTJ features during various states of processing in accordance with a first illustrative embodiment of the invention.
  • FIG. 1A shows a film stack after deposition of the layers that will eventually form the data storage portion of the MTJ features.
  • the film stack is shown to consist of a lower magnetic layer 110 and an upper magnetic layer 120 .
  • a thin dielectric layer 130 lies in between the magnetic layers 110 , 120 , and acts as a tunneling barrier in the MTJ device.
  • Each magnetic layer 110 , 120 may further comprise a number of sublayers. These sublayers may be formed from many different materials and may serve various functions such as, but not limited to, acting as barrier layers, seed layers, antiferromagnetic layers, coupling layers and ferromagnetic layers. Desikan et al., for example, describes a MTJ with a lower magnetic layer comprising five sublayers formed of cobalt/iron, nickel/iron, manganese/iron, platinum and tungsten, respectively. Desikan et al., On - chip MRAM as a High - Bandwidth Low Latency Replacement for DRAM Physical Memories , Tech Report TR-02-47, Dept. of Computer Sciences, University of Texas, September 2002.
  • the upper magnetic layer in the same device comprises three sublayers formed of nickel/iron, cobalt/iron and platinum, respectively.
  • the dielectric barrier is aluminum oxide.
  • the upper magnetic layer 120 is shown to further comprise three sublayers, more particularly, a lower magnetic sublayer 122 , a coupling sublayer 124 , and an upper magnetic sublayer 126 .
  • Lower magnetic layer 110 is shown as a solid object in the figures for simplicity of illustration even though it too will typically comprise a plurality of sublayers.
  • one of the magnetic layers which may be referred to as a fixed magnetic layer, has a magnetic polarization that is pinned in a fixed direction while the polarization of the other magnetic layer, which may be referred to as a free magnetic layer, has a magnetic polarization that is aligned either parallel or antiparallel to the fixed magnetic layer.
  • the resistance of a memory cell employing the MTJ storage element will be either low or high depending on the relative polarization (parallel or antiparallel) of the free magnetic layer relative to the fixed magnetic layer.
  • an applied magnetic field can switch the polarization of the free magnetic layer with respect to the fixed magnetic layer.
  • orthogonal lines i.e., bitlines and wordlines
  • the MTJ is designed so that its logic state will not be changed when current is applied to just one line, but will always be written when current is flowing through both lines that cross at the selected device.
  • MTJ stack deposition has some special requirements that are different from those normally associated with, for example, multilevel metallization in semiconductor devices. The most important requirements, among others, include precise thin-layer controllability down to 0.01 nm, excellent material uniformity across-wafer and smooth interface morphology.
  • the necessity of controlling the magnetic properties of the ferromagnetic materials also imposes special requirements on the deposition process.
  • most ferromagnetic materials have an inherent magnetic anisotropy that is related to ordering on an atomic scale. Such anisotropic behavior may affect the switching behavior of the material.
  • the direction of this anisotropy can be set during deposition of the layer by applying a uniform magnetic field across the wafer.
  • the deposition of the ferromagnetic metals for the MTJ film stack will preferably be accomplished using sputter deposition techniques.
  • sputter deposition ions are generated and directed at a target formed of the material intended to be deposited. The ions knock off target atoms which are transported to the substrate where they condense and form a film.
  • Sputter deposition tends to produce extremely uniform metal films in both composition and thickness.
  • some commercially available sputter deposition equipment includes the ability to expose the substrate to a uniform magnetic field during deposition.
  • the masking layer 140 is preferably formed of a refractory material such as, but not limited to, tantalum nitride and titanium nitride.
  • a refractory material such as, but not limited to, tantalum nitride and titanium nitride.
  • a masking layer comprising refractory materials will preferably be formed by sputter deposition.
  • FIG. 1C shows a layer of photoresist 150 deposited on top of the masking layer 140 and patterned using commonly available photolithographic techniques. Subsequently, with the developed photoresist 150 in place, the masking layer 140 is exposed to an anisotropic etching process, preferably RIE, so that trenches are formed in the masking layer 140 . The patterned masking layer 140 is shown in FIG. 1D after the photoresist 150 is stripped.
  • an anisotropic etching process preferably RIE
  • the sidewalls of the trenches formed in the masking layer 140 are substantially vertical, meaning that they are substantially perpendicular to the upper surface of a substrate on which the MTJ stack is formed.
  • the formation of trenches in refractory metal layers with vertical sidewalls is generally considered less demanding from a processing standpoint than forming trenches with taper angles that are reproducible across-wafer and from wafer-to-wafer.
  • RIE reactants may include, but are not limited to, triflouromethane, tetraflouromethane and tetrachlorosilane.
  • a spacer layer 160 is next conformally deposited on the exposed surfaces of the MTJ film stack, as shown in FIG. 1E .
  • the spacer layer 160 is preferably composed of silicon nitride or silicon dioxide. Nonetheless, other suitable materials may be used and still fall within the scope of the invention.
  • Silicon nitride deposition for the spacer layer 160 is preferably performed by CVD with silane and ammonia as the reactants.
  • Silicon dioxide deposition is preferably performed by CVD with silane and oxygen, or tetraethoxyorthosilicate (TEOS), as the reactants.
  • TEOS tetraethoxyorthosilicate
  • the spacer layer 160 is anisotropically etched to form sidewall spacer features by an etching process which does not etch, or only slowly etches, the patterned masking layer 140 and the upper magnetic layer 120 .
  • an etching step is preferably performed by RIE.
  • the directional nature of the RIE process leaves sidewall spacer features, represented collectively by sidewall spacer feature 160 S, on the sidewalls of each of the vertical trenches in the patterned masking layer 140 , but substantially removes any spacer layer material 160 from the horizontal surfaces of the film stack.
  • the profile of the sidewalls of the trenches in the masking layer 140 is critical.
  • the spacer layer 160 on the sidewalls of the trenches will have a higher etch rate during the sidewall spacer RIE step, and consequently will be thinned to a greater degree than would be the case if the sidewalls were substantially vertical.
  • sidewall spacer features like those just described are used extensively in semiconductor processing in applications different from those described herein.
  • silicon nitride sidewall spacer features are frequently used in association with a gate stack in metal-oxide-semiconductor field effect transistors to both protect the sidewalls of the gate stack and to act as self-aligned masks during ion implantation.
  • sidewall spacer features 160 S formed using the foregoing processing steps are readily formed with a characteristic tapered profile.
  • these tapered features are formed using a combination of well-controlled and well-characterized processing steps (e.g., dielectric film deposition and dielectric RIE), the size and profile of the sidewall spacer features 160 S tends to be extremely reproducible.
  • the MTJ film stack is etched anisotropically, preferably by RIE, with the patterned masking layer 140 and sidewall spacer features 160 S in place.
  • the results of this step are shown in FIG. 1G .
  • the RIE process is performed in such a way that it selectively etches the magnetic layers 110 , 120 and the dielectric layer 130 while not etching, or only slowly etching, the patterned masking layer 140 and the sidewall spacer features 160 S.
  • the patterned masking layer 140 and sidewall spacer features 160 S act as what is commonly referred to as a hard mask.
  • Such a RIE process can, for example, be accomplished by using reactants comprising chlorine.
  • the tapered profile of the sidewall spacer features 160 S results in the underlying MTJ features also having a tapered profile. This phenomenon occurs, at least in part, because the sidewall spacer features 160 S are progressively eroded during the RIE processing by sputtering. This effectively means that the holes in the masking layers through which RIE reactants are etching the MTJ features slowly expand as the etching process proceeds. A tapered MTJ feature profile is thereby achieved, along with its resultant reduction in etching byproduct redeposition. Higher processing yield is thus obtained by using methods in accordance with this invention.
  • FIGS. 2A-2F show the MTJ film stack with a patterned masking layer 140 in place.
  • the processing up to this point is preferably identical to that described above with respect to FIGS. 1A-1D .
  • the upper magnetic sublayer 126 in the upper magnetic layer 120 is etched, preferably by RIE, using the patterned masking layer 140 as a hard mask.
  • the etching is accomplished such that the trench formed in the patterned masking layer 140 and the upper magnetic sublayer 126 is substantially vertical. This vertical profile will, as above, facilitate the formation of sidewall spacer features in later processing.
  • the RIE process described in the previous step is illustrative and need not necessarily etch just the upper magnetic layer 126 as shown in the figure to fall within the scope of the invention.
  • the etch may be designed to stop directly on the barrier layer 130 or on the lower magnetic layer 110 , or the etch may stop partially through the barrier layer or lower magnetic layer.
  • the etch may be designed to stop on any given sublayer within the upper and lower magnetic layers 110 , 120 . Such variations will depend on the particular application, and will be apparent to one skilled in the art in light of the illustrative embodiments described herein.
  • a spacer layer 260 is deposited on the exposed upper surfaces of the MTJ film stack, preferably by CVD, to fill the trenches formed in the masking layer 140 and the upper magnetic sublayer 126 .
  • the spacer layer 260 is then anisotropically etched, preferably by RIE, to form sidewall spacer features, collectively represented by sidewall spacer feature 260 S, on the sidewalls of the trenches. This is shown in FIG. 2D .
  • the remainder of the exposed MTJ film stack is etched, preferably by RIE. In this case, the etch process will be masked by the patterned masking layer 140 and the sidewall spacer features 260 S, as it was in the first embodiment described above. The result of such an etch step is shown in FIG. 2E .
  • the upper portion of the film stack here the upper magnetic sublayer 126 , is entirely encapsulated by the sidewall spacer features 260 S and the patterned masking layer 140 .
  • the process steps illustrated in FIGS. 2A-2E are capable of forming a MTJ film stack wherein an upper portion of the film stack has a narrower width than the bottom portion of the film stack.
  • the encapsulated upper magnetic sublayer 126 in the upper magnetic layer 120 has a width that is narrower than the remainder of the MTJ film stack. It will be recognized, however, that the particular layer or sublayer at which the width change occurs can easily be adjusted by stopping the RIE process illustrated in FIG. 2B at different places in the film stack.
  • this RIE step could be designed to etch through the entirety of the upper magnetic layer 120 and stop on the dielectric layer 130 .
  • the resultant MTJ would, in this case, have an upper magnetic layer 120 that, in its entirety, is narrower than the dielectric layer 130 and the lower magnetic layer 110 .
  • width changes may be advantageous for a number of reasons, both from design and processing standpoints.
  • magnetic layers and sublayers of differing widths may allow the designer to fine tune the magnetic interactions between the different magnetic layers, especially those interactions occurring at the edges of the device.
  • the additional width in the bottommost layers allows dimensional changes from various subsequent processing steps to be compensated for. For example, thermally oxidizing or wet chemical etching the lower exposed portion of the MTJ film stack will typically consume some of the width of those layers.
  • the sidewall spacer features may be left in place and used as a self-aligned vertical contact from a MTJ feature to higher metallization levels.
  • the sidewall spacer features represented collectively by sidewall spacer feature 360 S, are made of an electrically conductive material rather than a dielectric material.
  • the conductive material could, for example, comprise tantalum nitride or titanium nitride.
  • an interlevel dielectric 370 is deposited around the structure and a metal feature 380 is formed therein according to commonly used semiconductor fabrication techniques.
  • the metal feature 380 is formed such that it is in electrical and physical contact with the conducting sidewall spacer features 360 S.
  • these vertical contacts provide a reliable and relatively easy way to form an electrical contact between upper magnetic layer 120 and higher levels of metallization. Without the use of these features, a sufficient number of discrete contacts would have to be formed and landed on the upper magnetic layer 120 . Forming of these discrete contacts would typically require the use of at least an additional photolithographic mask and additional etching steps, thereby adding substantial cost and complexity to the manufacturing process. This cost and complexity is, in this way, avoided by the use of methods within the scope of this invention.
  • the processes described herein may be implemented to form an integrated circuit.
  • a plurality of identical die is typically fabricated in a repeated pattern on a surface of an semiconductor wafer.
  • Each die includes a device formed by the methods described herein, and may include other structures or circuits.
  • the individual die are cut or diced from the wafer, then packaged as an integrated circuit.
  • One skilled in the art would know how to dice wafers and package die to produce integrated circuits. Integrated circuits so manufactured are considered part of this invention.

Abstract

Novel methods for reliably and reproducibly forming magnetic tunnel junctions in integrated circuits are described. In accordance with aspects of the invention, sidewall spacer features are utilized during the processing of the film stack. Advantageously, these sidewall spacer features create a tapered masking feature which helps to avoid byproduct redeposition during the etching of the MTJ film stack, thereby improving process yield. Moreover, the sidewall spacer features may be used as encapsulating layers during subsequent processing steps and as vertical contacts to higher levels of metallization.

Description

    CROSS-REFERENCE TO RELATED APPLICATION(S)
  • This application is a continuation of pending U.S. application Ser. No. 11/333,997 filed on Jan. 18, 2006, the disclosure of which is incorporated herein by reference.
  • FIELD OF THE INVENTION
  • This invention relates generally to integrated circuits, and more particularly to techniques for utilizing sidewall spacer features to form magnetic tunnel junctions in integrated circuits.
  • BACKGROUND OF THE INVENTION
  • Magnetic memory devices, such as magnetic random access memory (MRAM) devices, use magnetic memory cells to store information. Information is stored in a magnetic memory cell as the orientation of the magnetization of a free layer in the magnetic memory cell as compared to the orientation of the magnetization of a fixed or pinned layer in the memory cell. The magnetization of the free layer may be oriented parallel or anti-parallel to the fixed layer, representing either a logic “0” or a logic “1.” One type of memory cell, a magnetic tunnel junction (MTJ), comprises a free layer and a fixed layer separated by a thin dielectric barrier (a tunnel barrier), which typically comprises aluminum oxide. The resistance of the memory cell depends on the direction of magnetization of the free layer relative to the direction of magnetization of the fixed layer. Thus, the state of the cell can be sensed by measuring its resistance.
  • Reactive ion etching (RIE) is commonly used in MRAM processing as a means of patterning MTJ features. In RIE, reactive gases are ionized and accelerated towards the substrate. These reactive gases play two roles. They sputter the material from the surface, as well as chemically react with the material, thereby producing reaction products that are volatile and can be pumped away.
  • Because the etching medium is a flux of ions directed towards the substrate, RIE is predominantly anisotropic, meaning that etching occurs preferentially in the direction normal to the substrate. This translates into an etch rate on surfaces perpendicular to the substrate that is much lower than the etch rate on surfaces parallel to the substrate. As a result, redeposition of etching byproducts may occur, particularly on the sidewalls of vertical features where the etch rate is relatively low.
  • Such byproduct redeposition is especially problematic in producing MRAM circuitry. The etching byproducts formed when etching MTJ features are extremely difficult or impractical to remove without using methods that also cause harm to the sensitive film stack that makes up the etched device itself. As a result, redeposition of etching byproducts remains a major source of yield reduction in MRAM processing.
  • It is known that tapering an etched feature can result in increased sputter yield at the feature's sidewalls, and, thereby, reduce redeposition. The difficulty, however, lies in finding a reliable and reproducible way of forming such a taper. Two techniques are known in the art. In a first technique, the RIE chemistry is adjusted by balancing the rates of anisotropic physical sputtering, isotropic chemical etching, and byproduct redeposition. However this balancing process is complex, and the balance of these three components is highly sensitive to the condition of the etch tool.
  • In a second technique, a masking layer is first deposited on the film stack and patterned such that the masking layer can act as a hard mask during the etching of the underlying film stack. The masking layer is then physically sputtered so that its corners are eroded, thereby creating a taper in the masking layer which can subsequently be translated into the film stack. Nevertheless, because of the possibility of damage to the underlying film stack, the physical sputtering of the masking layer is usually limited. This frequently means that lower reaches of the masking layer cannot be tapered sufficiently. As a result, the redeposition of etching byproducts is frequently still problematic when subsequently etching the remainder of the film stack.
  • Accordingly, there is a need for a method of forming MTJ features in MRAM integrated circuits that is both more reliable and more reproducible than those currently known in the art, and does not suffer from one or more problems exhibited by conventional MTJ processing methodologies.
  • SUMMARY OF THE INVENTION
  • The present invention addresses the above-identified needs by providing a novel method for reliably and reproducibly forming MTJs. An embodiment of the invention achieves this, at least in part, by the use of sidewall spacer features during the processing of the film stack. Advantageously, these sidewall spacer features create both a characteristic tapered masking feature as well as an encapsulating layer for protecting a portion of the film stack during subsequent processing steps. Moreover, as an added benefit, the sidewall spacer features may, under certain circumstances, be left in place and used as vertical contacts to higher levels of metallization.
  • In accordance with an aspect of the invention, a method of forming MTJ features in integrated circuits comprises forming a film stack wherein the film stack comprises one or magnetic materials. After forming the film stack, one or more trenches are formed in the film stack such that the sidewalls of the trenches are substantially vertical. Next, a spacer layer is deposited on the film stack. The spacer layer is subsequently etched so that the spacer layer only remains on the sidewalls of the trenches in the film stack. The film stack is subsequently further etched utilizing the etched spacer layer as a mask.
  • In an illustrative embodiment, a film stack includes a lower magnetic layer, dielectric layer, upper magnetic layer and a masking layer. In processing this film stack, trenches with substantially vertical sidewalls are first formed in the masking layer. Next, sidewall spacer features are formed on the sidewalls of these trenches utilizing easily controlled deposition and etching techniques. These sidewall spacer features have characteristic tapered profiles. Subsequently, with the patterned masking layer and sidewall spacer features acting as masks, the remainder of the film stack is etched leading to a tapered film stack profile. Redeposition of etching byproducts is thereby reduced, resulting in improved MRAM processing yield.
  • These and other features and advantages of the present invention will become apparent from the following detailed description which is to be read in conjunction with the accompanying figures.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1A-1G show sectional views of MTJ features during various states of processing in accordance with a first illustrative embodiment of the invention.
  • FIGS. 2A-2F show sectional views of MTJ features during various states of processing in accordance with a second illustrative embodiment of the invention.
  • FIG. 3 shows a sectional view of a MTJ feature in accordance with a third illustrative embodiment of the invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • This invention will be illustrated herein in conjunction with exemplary methods for forming MTJ features in integrated circuitry. It should be understood, however, that the invention is not limited to the particular materials, film layers and processing steps shown and described herein. Modifications to the illustrative embodiments will become apparent to those skilled in the art.
  • Particularly with respect to processing steps, it is emphasized that the descriptions provided herein are not intended to encompass all of the processing steps which may be required to successfully form a functional device. Rather, certain processing steps which are conventionally used in forming integrated circuit devices, such as, for example, wet cleaning and annealing steps, are purposefully not described herein for economy of description. However one skilled in the art will readily recognize those processing steps omitted from this generalized description. Moreover, details of the process steps used to fabricate such semiconductor devices may be found in a number of publications, for example, S. Wolf and R. N. Tauber, Silicon Processing for the VLSI Era, Volume 1, Lattice Press, 1986 and S. M. Sze, VLSI Technology, Second Edition, McGraw-Hill, 1988, both of which are incorporated herein by reference.
  • It should also be understood that the various layers and/or regions shown in the accompanying figures are not drawn to scale, and that one or more semiconductor layers and/or regions of a type commonly used in such integrated circuits may not be explicitly shown in a given figure for ease of explanation. This does not imply that the semiconductor layers and/or regions not explicitly shown are omitted from the actual integrated circuit.
  • FIGS. 1A-1G show sectional views of MTJ features during various states of processing in accordance with a first illustrative embodiment of the invention. FIG. 1A shows a film stack after deposition of the layers that will eventually form the data storage portion of the MTJ features. For illustrative purposes, the film stack is shown to consist of a lower magnetic layer 110 and an upper magnetic layer 120. A thin dielectric layer 130 lies in between the magnetic layers 110, 120, and acts as a tunneling barrier in the MTJ device.
  • Each magnetic layer 110, 120 may further comprise a number of sublayers. These sublayers may be formed from many different materials and may serve various functions such as, but not limited to, acting as barrier layers, seed layers, antiferromagnetic layers, coupling layers and ferromagnetic layers. Desikan et al., for example, describes a MTJ with a lower magnetic layer comprising five sublayers formed of cobalt/iron, nickel/iron, manganese/iron, platinum and tungsten, respectively. Desikan et al., On-chip MRAM as a High-Bandwidth Low Latency Replacement for DRAM Physical Memories, Tech Report TR-02-47, Dept. of Computer Sciences, University of Texas, September 2002. The upper magnetic layer in the same device comprises three sublayers formed of nickel/iron, cobalt/iron and platinum, respectively. Id. The dielectric barrier is aluminum oxide. Id. For illustrative purposes herein, only the upper magnetic layer 120 is shown to further comprise three sublayers, more particularly, a lower magnetic sublayer 122, a coupling sublayer 124, and an upper magnetic sublayer 126. Lower magnetic layer 110 is shown as a solid object in the figures for simplicity of illustration even though it too will typically comprise a plurality of sublayers.
  • One skilled in the art will recognize the functions of the magnetic layers 110, 120 and the dielectric layer 130 in a MTJ. Briefly, one of the magnetic layers, which may be referred to as a fixed magnetic layer, has a magnetic polarization that is pinned in a fixed direction while the polarization of the other magnetic layer, which may be referred to as a free magnetic layer, has a magnetic polarization that is aligned either parallel or antiparallel to the fixed magnetic layer. The resistance of a memory cell employing the MTJ storage element will be either low or high depending on the relative polarization (parallel or antiparallel) of the free magnetic layer relative to the fixed magnetic layer. To provide a write capability, an applied magnetic field can switch the polarization of the free magnetic layer with respect to the fixed magnetic layer. In a typical MRAM array, orthogonal lines (i.e., bitlines and wordlines) pass under and over the MTJ, carrying current that produces the switching field. The MTJ is designed so that its logic state will not be changed when current is applied to just one line, but will always be written when current is flowing through both lines that cross at the selected device.
  • Techniques for depositing metal layers include, but are not limited to, sputter deposition, evaporation, chemical vapor deposition (CVD) and electroplating. Background on these techniques and others is provided in, for example, R. F. Bunshah, Handbook of Deposition Technologies for Films and Coatings, Second Edition, Noyes Publishing, 1994, which is incorporated herein by reference. However, MTJ stack deposition has some special requirements that are different from those normally associated with, for example, multilevel metallization in semiconductor devices. The most important requirements, among others, include precise thin-layer controllability down to 0.01 nm, excellent material uniformity across-wafer and smooth interface morphology. Moreover, the necessity of controlling the magnetic properties of the ferromagnetic materials also imposes special requirements on the deposition process. For example, most ferromagnetic materials have an inherent magnetic anisotropy that is related to ordering on an atomic scale. Such anisotropic behavior may affect the switching behavior of the material. Importantly, the direction of this anisotropy can be set during deposition of the layer by applying a uniform magnetic field across the wafer.
  • Because of these special requirements, the deposition of the ferromagnetic metals for the MTJ film stack will preferably be accomplished using sputter deposition techniques. In sputter deposition, ions are generated and directed at a target formed of the material intended to be deposited. The ions knock off target atoms which are transported to the substrate where they condense and form a film. Sputter deposition tends to produce extremely uniform metal films in both composition and thickness. Moreover, some commercially available sputter deposition equipment includes the ability to expose the substrate to a uniform magnetic field during deposition.
  • With reference to FIG. 1B, processing of the MTJ features is continued by the deposition of a masking layer 140 on an upper surface of upper magnetic layer 120. For compatibility with subsequent processing steps, the masking layer 140 is preferably formed of a refractory material such as, but not limited to, tantalum nitride and titanium nitride. However, one skilled in the art will recognize that any suitable material may be used and still fall within the scope of the invention. A masking layer comprising refractory materials will preferably be formed by sputter deposition.
  • Next, photolithography is used to define those regions of the integrated circuit where MTJ features are intended. FIG. 1C shows a layer of photoresist 150 deposited on top of the masking layer 140 and patterned using commonly available photolithographic techniques. Subsequently, with the developed photoresist 150 in place, the masking layer 140 is exposed to an anisotropic etching process, preferably RIE, so that trenches are formed in the masking layer 140. The patterned masking layer 140 is shown in FIG. 1D after the photoresist 150 is stripped.
  • In accordance with an aspect of the invention, the sidewalls of the trenches formed in the masking layer 140 are substantially vertical, meaning that they are substantially perpendicular to the upper surface of a substrate on which the MTJ stack is formed. Advantageously, the formation of trenches in refractory metal layers with vertical sidewalls is generally considered less demanding from a processing standpoint than forming trenches with taper angles that are reproducible across-wafer and from wafer-to-wafer. RIE reactants may include, but are not limited to, triflouromethane, tetraflouromethane and tetrachlorosilane.
  • In accordance with another aspect of the invention, a spacer layer 160 is next conformally deposited on the exposed surfaces of the MTJ film stack, as shown in FIG. 1E. In this illustrative embodiment, the spacer layer 160 is preferably composed of silicon nitride or silicon dioxide. Nonetheless, other suitable materials may be used and still fall within the scope of the invention. Silicon nitride deposition for the spacer layer 160 is preferably performed by CVD with silane and ammonia as the reactants. Silicon dioxide deposition is preferably performed by CVD with silane and oxygen, or tetraethoxyorthosilicate (TEOS), as the reactants. Such CVD deposition techniques generally have excellent conformality and gap-filling characteristics.
  • After the spacer layer 160 is formed, it is anisotropically etched to form sidewall spacer features by an etching process which does not etch, or only slowly etches, the patterned masking layer 140 and the upper magnetic layer 120. Such an etching step is preferably performed by RIE. The directional nature of the RIE process leaves sidewall spacer features, represented collectively by sidewall spacer feature 160S, on the sidewalls of each of the vertical trenches in the patterned masking layer 140, but substantially removes any spacer layer material 160 from the horizontal surfaces of the film stack. In this step, the profile of the sidewalls of the trenches in the masking layer 140 is critical. If the sidewalls are not substantially vertical, the spacer layer 160 on the sidewalls of the trenches will have a higher etch rate during the sidewall spacer RIE step, and consequently will be thinned to a greater degree than would be the case if the sidewalls were substantially vertical.
  • Sidewall spacer features like those just described are used extensively in semiconductor processing in applications different from those described herein. For example, silicon nitride sidewall spacer features are frequently used in association with a gate stack in metal-oxide-semiconductor field effect transistors to both protect the sidewalls of the gate stack and to act as self-aligned masks during ion implantation. In accordance with an advantage of the invention, sidewall spacer features 160S formed using the foregoing processing steps are readily formed with a characteristic tapered profile. Furthermore, because these tapered features are formed using a combination of well-controlled and well-characterized processing steps (e.g., dielectric film deposition and dielectric RIE), the size and profile of the sidewall spacer features 160S tends to be extremely reproducible.
  • To complete the patterning of the MTJ features in accordance with the first illustrative embodiment, the MTJ film stack is etched anisotropically, preferably by RIE, with the patterned masking layer 140 and sidewall spacer features 160S in place. The results of this step are shown in FIG. 1G. The RIE process is performed in such a way that it selectively etches the magnetic layers 110, 120 and the dielectric layer 130 while not etching, or only slowly etching, the patterned masking layer 140 and the sidewall spacer features 160S. In this way, the patterned masking layer 140 and sidewall spacer features 160S act as what is commonly referred to as a hard mask. Such a RIE process can, for example, be accomplished by using reactants comprising chlorine.
  • In accordance with an advantage of the invention, the tapered profile of the sidewall spacer features 160S results in the underlying MTJ features also having a tapered profile. This phenomenon occurs, at least in part, because the sidewall spacer features 160S are progressively eroded during the RIE processing by sputtering. This effectively means that the holes in the masking layers through which RIE reactants are etching the MTJ features slowly expand as the etching process proceeds. A tapered MTJ feature profile is thereby achieved, along with its resultant reduction in etching byproduct redeposition. Higher processing yield is thus obtained by using methods in accordance with this invention.
  • Alternatively, in accordance with a second illustrative process embodiment, sidewall spacer features may be used to allow a portion of the MTJ film stack to be processed while a different portion remains encapsulated and unmodified. Such an embodiment is illustrated in FIGS. 2A-2F, wherein like reference numerals denote identical or equivalent structural elements. FIG. 2A shows the MTJ film stack with a patterned masking layer 140 in place. The processing up to this point is preferably identical to that described above with respect to FIGS. 1A-1D. At this point in the process, however, the upper magnetic sublayer 126 in the upper magnetic layer 120 is etched, preferably by RIE, using the patterned masking layer 140 as a hard mask. In accordance with an aspect of the invention, the etching is accomplished such that the trench formed in the patterned masking layer 140 and the upper magnetic sublayer 126 is substantially vertical. This vertical profile will, as above, facilitate the formation of sidewall spacer features in later processing.
  • It is noted that the RIE process described in the previous step is illustrative and need not necessarily etch just the upper magnetic layer 126 as shown in the figure to fall within the scope of the invention. Alternatively, the etch may be designed to stop directly on the barrier layer 130 or on the lower magnetic layer 110, or the etch may stop partially through the barrier layer or lower magnetic layer. Moreover, the etch may be designed to stop on any given sublayer within the upper and lower magnetic layers 110, 120. Such variations will depend on the particular application, and will be apparent to one skilled in the art in light of the illustrative embodiments described herein.
  • In subsequent processing, a spacer layer 260 is deposited on the exposed upper surfaces of the MTJ film stack, preferably by CVD, to fill the trenches formed in the masking layer 140 and the upper magnetic sublayer 126. The spacer layer 260 is then anisotropically etched, preferably by RIE, to form sidewall spacer features, collectively represented by sidewall spacer feature 260S, on the sidewalls of the trenches. This is shown in FIG. 2D. In the next processing step, the remainder of the exposed MTJ film stack is etched, preferably by RIE. In this case, the etch process will be masked by the patterned masking layer 140 and the sidewall spacer features 260S, as it was in the first embodiment described above. The result of such an etch step is shown in FIG. 2E.
  • Advantageously, at this point in the process, the upper portion of the film stack, here the upper magnetic sublayer 126, is entirely encapsulated by the sidewall spacer features 260S and the patterned masking layer 140. This allows the exposed portion of the film stack to be further processed while the encapsulated upper region remains intact and unmodified.
  • Moreover, it can be seen that the process steps illustrated in FIGS. 2A-2E are capable of forming a MTJ film stack wherein an upper portion of the film stack has a narrower width than the bottom portion of the film stack. In the particular illustrated embodiment shown in the figures, for example, the encapsulated upper magnetic sublayer 126 in the upper magnetic layer 120 has a width that is narrower than the remainder of the MTJ film stack. It will be recognized, however, that the particular layer or sublayer at which the width change occurs can easily be adjusted by stopping the RIE process illustrated in FIG. 2B at different places in the film stack. For example, rather than having this RIE step etch through the upper magnetic sublayer 126 and stop on the coupling layer 124 in the upper magnetic layer 120, this RIE step could be designed to etch through the entirety of the upper magnetic layer 120 and stop on the dielectric layer 130. After processing analogous to the steps shown in FIGS. 2C and 2D, the resultant MTJ would, in this case, have an upper magnetic layer 120 that, in its entirety, is narrower than the dielectric layer 130 and the lower magnetic layer 110.
  • These width changes may be advantageous for a number of reasons, both from design and processing standpoints. From a design standpoint, magnetic layers and sublayers of differing widths may allow the designer to fine tune the magnetic interactions between the different magnetic layers, especially those interactions occurring at the edges of the device. From a processing standpoint, the additional width in the bottommost layers allows dimensional changes from various subsequent processing steps to be compensated for. For example, thermally oxidizing or wet chemical etching the lower exposed portion of the MTJ film stack will typically consume some of the width of those layers. Biasing the exposed portion to a larger width than the encapsulated portion using the sidewall spacer process described above allows this kind of process bias to be compensated for such that after the subsequent processing is performed, the encapsulated and exposed portions of the MTJ film stack have approximately the same width. The result of such subsequent processing is shown in FIG. 2F.
  • Additionally, or alternatively, in a third illustrative embodiment, the sidewall spacer features may be left in place and used as a self-aligned vertical contact from a MTJ feature to higher metallization levels. Such an implementation is shown in FIG. 3. In this case, the sidewall spacer features, represented collectively by sidewall spacer feature 360S, are made of an electrically conductive material rather than a dielectric material. The conductive material could, for example, comprise tantalum nitride or titanium nitride. After following steps analogous to those shown in FIGS. 2A-2E, the patterned masking layer 140 and sidewall spacer features 360S are left in place rather than removed. In further processing steps, an interlevel dielectric 370 is deposited around the structure and a metal feature 380 is formed therein according to commonly used semiconductor fabrication techniques. The metal feature 380 is formed such that it is in electrical and physical contact with the conducting sidewall spacer features 360S.
  • Advantageously, these vertical contacts provide a reliable and relatively easy way to form an electrical contact between upper magnetic layer 120 and higher levels of metallization. Without the use of these features, a sufficient number of discrete contacts would have to be formed and landed on the upper magnetic layer 120. Forming of these discrete contacts would typically require the use of at least an additional photolithographic mask and additional etching steps, thereby adding substantial cost and complexity to the manufacturing process. This cost and complexity is, in this way, avoided by the use of methods within the scope of this invention.
  • The processes described herein may be implemented to form an integrated circuit. In forming integrated circuits, a plurality of identical die is typically fabricated in a repeated pattern on a surface of an semiconductor wafer. Each die includes a device formed by the methods described herein, and may include other structures or circuits. The individual die are cut or diced from the wafer, then packaged as an integrated circuit. One skilled in the art would know how to dice wafers and package die to produce integrated circuits. Integrated circuits so manufactured are considered part of this invention.
  • Although illustrative embodiments of the present invention have been described herein with reference to the accompanying figures, it is to be understood that the invention is not limited to those precise embodiments, and that various other changes and modifications may be made therein by one skilled in the art without departing from the scope of the appended claims.

Claims (20)

1. A method of forming a magnetic tunnel junction, the method comprising the steps of:
forming a film stack, the film stack comprising one or more magnetic layers;
forming one or more trenches in the film stack, sidewalls of the one or more trenches being substantially vertical;
forming a spacer layer at least partially on top of the film stack;
etching the spacer layer such that portions of the spacer layer only remain on the sidewalls of the one or more trenches in the film stack; and
etching at least a portion of the film stack utilizing the etched spacer layer as a mask.
2. The method of claim 1, wherein at least one of the one or more magnetic layers comprises a ferromagnetic material.
3. The method of claim 1, wherein the film stack comprises at least one of cobalt, nickel, iron, and a combination thereof.
4. The method of claim 1, wherein the film stack comprises one or more masking layers, portions of the one or more masking layers acting as a mask during the step of etching at least a portion of the film stack.
5. The method of claim 3, wherein at least one of the one or more masking layers comprises a refractory material.
6. The method of claim 1, wherein the step of forming the one or more trenches in the film stack is performed using photolithography.
7. The method of claim 1, wherein the spacer layer comprises a dielectric material.
8. The method of claim 1, wherein the spacer layer comprises an electrically conductive material.
9. The method of claim 1 wherein the spacer layer comprises tantalum nitride or titanium nitride.
10. The method of claim 1 wherein the step of depositing the spacer layer is performed using chemical vapor deposition.
11. The method of claim 1, wherein the step of etching the spacer layer is performed using substantially anisotropic etching.
12. The method of claim 1, wherein the step of etching the spacer layer is performed using reactive ion etching.
13. The method of claim 1, wherein the step of etching at least a portion of the film stack utilizing the etched spacer layer as a mask is performed using substantially anisotropic etching.
14. The method of claim 1, wherein the step of etching at least a portion of the film stack utilizing the etched spacer layer as a mask comprises using reactive ion etching.
15. The method of claim 1, further comprising the step of wet chemical etching at least a portion of the film stack with the etched spacer layer in place.
16. The method of claim 1, further comprising the step of thermally oxidizing at least a portion of the film stack with the etched spacer layer in place.
17. The method of claim 1, further comprising forming a metallization feature above at least a portion of the film stack, wherein the etched spacer layer is operative to electrically connect the film stack to the metallization feature.
18. A semiconductor wafer comprising a plurality of integrated circuits, the plurality of integrated circuits comprising one or more magnetic tunnel junctions formed at least in part by the steps of:
forming a film stack, the film stack comprising one or more magnetic layers;
forming one or more trenches in the film stack, sidewalls of the one or more trenches being substantially vertical;
forming a spacer layer at least partially on top of the film stack;
etching the spacer layer such that portions of the spacer layer only remain on the sidewalls of the one or more trenches in the film stack; and
etching at least a portion of the film stack utilizing the etched spacer layer as a mask.
19. An integrated circuit comprising one or more magnetic tunnel junctions, the one or more magnetic tunnel junctions formed at least in part by the steps of:
forming a film stack, the film stack comprising one or more magnetic layers;
forming one or more trenches in the film stack, sidewalls of the one or more trenches being substantially vertical;
forming a spacer layer at least partially on top of the film stack;
etching the spacer layer such that portions of the spacer layer only remain on the sidewalls of the one or more trenches in the film stack; and
etching at least a portion of the film stack utilizing the etched spacer layer as a mask.
20. The integrated circuit of claim 19, wherein the integrated circuit comprises magnetic random access memory circuitry.
US12/120,915 2006-01-18 2008-05-15 Utilizing Sidewall Spacer Features to Form Magnetic Tunnel Junctions in an Integrated Circuit Abandoned US20080211055A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/120,915 US20080211055A1 (en) 2006-01-18 2008-05-15 Utilizing Sidewall Spacer Features to Form Magnetic Tunnel Junctions in an Integrated Circuit

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/333,997 US7531367B2 (en) 2006-01-18 2006-01-18 Utilizing sidewall spacer features to form magnetic tunnel junctions in an integrated circuit
US12/120,915 US20080211055A1 (en) 2006-01-18 2008-05-15 Utilizing Sidewall Spacer Features to Form Magnetic Tunnel Junctions in an Integrated Circuit

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/333,997 Continuation US7531367B2 (en) 2006-01-18 2006-01-18 Utilizing sidewall spacer features to form magnetic tunnel junctions in an integrated circuit

Publications (1)

Publication Number Publication Date
US20080211055A1 true US20080211055A1 (en) 2008-09-04

Family

ID=38263686

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/333,997 Active 2027-04-12 US7531367B2 (en) 2006-01-18 2006-01-18 Utilizing sidewall spacer features to form magnetic tunnel junctions in an integrated circuit
US12/120,915 Abandoned US20080211055A1 (en) 2006-01-18 2008-05-15 Utilizing Sidewall Spacer Features to Form Magnetic Tunnel Junctions in an Integrated Circuit

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/333,997 Active 2027-04-12 US7531367B2 (en) 2006-01-18 2006-01-18 Utilizing sidewall spacer features to form magnetic tunnel junctions in an integrated circuit

Country Status (1)

Country Link
US (2) US7531367B2 (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090238775A1 (en) * 2007-06-12 2009-09-24 Rhodia Inc. Mono-, di- and polyol alkoxylate phosphate esters in oral care formulations and methods for using same
US20100151612A1 (en) * 2007-03-16 2010-06-17 Toyoda Gosei Co., Ltd. Group III-V semiconductor device and method for producing the same
US20100276768A1 (en) * 2009-04-30 2010-11-04 International Business Machines Corporation Sidewall coating for non-uniform spin momentum-transfer magnetic tunnel junction current flow
US20110235217A1 (en) * 2010-03-29 2011-09-29 Qualcomm Incorporated Fabricating A Magnetic Tunnel Junction Storage Element
US20130034917A1 (en) * 2011-08-04 2013-02-07 Min Suk Lee Method for fabricating magnetic tunnel junction device
US8823119B2 (en) 2012-03-09 2014-09-02 Samsung Electronics Co., Ltd. Magnetic device having a metallic glass alloy
US20150372225A1 (en) * 2014-06-20 2015-12-24 International Business Machines Corporation Method of forming an on-pitch self-aligned hard mask for contact to a tunnel junction using ion beam etching
US9299924B1 (en) * 2015-06-29 2016-03-29 International Business Machines Corporation Injection pillar definition for line MRAM by a self-aligned sidewall transfer
US20160359101A1 (en) * 2014-03-28 2016-12-08 Intel Corporation Techniques for forming spin-transfer torque memory having a dot-contacted free magnetic layer
WO2021150818A1 (en) * 2020-01-23 2021-07-29 Everspin Technologies, Inc. Magnetoresistive devices and methods therefor
DE102019113486B4 (en) 2018-10-25 2021-12-02 Taiwan Semiconductor Manufacturing Co., Ltd. NEW HARD MASK FOR MTJ STRUCTURING
US11342378B2 (en) * 2019-04-25 2022-05-24 Taiwan Semiconductor Manufacturing Company Ltd. Magnetic tunnel junction device with residue-protection sidewall spacer and the method for forming a magnetic tunnel junction device with residue-protection sidewall spacer

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7531367B2 (en) * 2006-01-18 2009-05-12 International Business Machines Corporation Utilizing sidewall spacer features to form magnetic tunnel junctions in an integrated circuit
US7936027B2 (en) * 2008-01-07 2011-05-03 Magic Technologies, Inc. Method of MRAM fabrication with zero electrical shorting
KR101527533B1 (en) * 2009-01-09 2015-06-10 삼성전자주식회사 Method of forming magnetic memory device
WO2010133576A1 (en) * 2009-05-18 2010-11-25 Imec Patterning and contacting of magnetic layers
US8748197B2 (en) * 2012-03-14 2014-06-10 Headway Technologies, Inc. Reverse partial etching scheme for magnetic device applications
GB2526456B (en) * 2013-03-15 2020-07-15 Intel Corp Logic chip including embedded magnetic tunnel junctions
US9595661B2 (en) * 2013-07-18 2017-03-14 Taiwan Semiconductor Manufacturing Company, Ltd. Magnetoresistive random access memory structure and method of forming the same
KR102101954B1 (en) 2013-11-05 2020-05-29 삼성전자주식회사 Magnetic memory devices having magnetic tunnel junction
KR102175471B1 (en) 2014-04-04 2020-11-06 삼성전자주식회사 Magnetoresistive random access device and method of manufacturing the same
KR102214507B1 (en) 2014-09-15 2021-02-09 삼성전자 주식회사 Magnetic memory device
US20160260889A1 (en) 2015-03-03 2016-09-08 International Business Machines Corporation Magnetic Tunnel Junction Patterning Using Low Atomic Weight Ion Sputtering
KR102634750B1 (en) 2017-01-10 2024-02-13 삼성전자주식회사 Magnetic memory deives
US10693059B2 (en) 2018-02-20 2020-06-23 International Business Machines Corporation MTJ stack etch using IBE to achieve vertical profile
US10748962B2 (en) 2018-04-24 2020-08-18 International Business Machines Corporation Method and structure for forming MRAM device
US10790001B2 (en) 2019-01-04 2020-09-29 International Business Machines Corporation Tapered VA structure for increased alignment tolerance and reduced sputter redeposition in MTJ devices
US11410714B2 (en) * 2019-09-16 2022-08-09 Taiwan Semiconductor Manufacturing Co., Ltd. Magnetoresistive memory device and manufacturing method thereof
US11223008B2 (en) * 2019-11-27 2022-01-11 International Business Machines Corporation Pillar-based memory hardmask smoothing and stress reduction
CN115249764A (en) * 2021-04-28 2022-10-28 浙江驰拓科技有限公司 Preparation method of hard mask and preparation method of magnetic random access memory

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4648937A (en) * 1985-10-30 1987-03-10 International Business Machines Corporation Method of preventing asymmetric etching of lines in sub-micrometer range sidewall images transfer
US5068202A (en) * 1988-12-15 1991-11-26 Sgs-Thomson Microelectronics S.R.L. Process for excavating trenches with a rounded bottom in a silicon substrate for making trench isolation structures
US5227014A (en) * 1988-11-16 1993-07-13 Sgs-Thomson Microelectronics S.R.L. Tapering of holes through dielectric layers for forming contacts in integrated devices
US20040041182A1 (en) * 2002-08-29 2004-03-04 Tuttle Mark E. MRAM sense layer area control
US6770209B2 (en) * 2002-01-09 2004-08-03 International Business Machines Corporation Isotropic deposition for trench narrowing of features to be created by reactive ion etch processing
US20050079638A1 (en) * 2003-10-14 2005-04-14 Drewes Joel A. System and method for reducing shorting in memory cells
US6897532B1 (en) * 2002-04-15 2005-05-24 Cypress Semiconductor Corp. Magnetic tunneling junction configuration and a method for making the same
US6972265B1 (en) * 2002-04-15 2005-12-06 Silicon Magnetic Systems Metal etch process selective to metallic insulating materials
US7335960B2 (en) * 2003-12-10 2008-02-26 Headway Technologies, Inc. MRAM cell with flat topography and controlled bit line to free layer distance and method of manufacture
US7531367B2 (en) * 2006-01-18 2009-05-12 International Business Machines Corporation Utilizing sidewall spacer features to form magnetic tunnel junctions in an integrated circuit

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4648937A (en) * 1985-10-30 1987-03-10 International Business Machines Corporation Method of preventing asymmetric etching of lines in sub-micrometer range sidewall images transfer
US5227014A (en) * 1988-11-16 1993-07-13 Sgs-Thomson Microelectronics S.R.L. Tapering of holes through dielectric layers for forming contacts in integrated devices
US5068202A (en) * 1988-12-15 1991-11-26 Sgs-Thomson Microelectronics S.R.L. Process for excavating trenches with a rounded bottom in a silicon substrate for making trench isolation structures
US6770209B2 (en) * 2002-01-09 2004-08-03 International Business Machines Corporation Isotropic deposition for trench narrowing of features to be created by reactive ion etch processing
US6897532B1 (en) * 2002-04-15 2005-05-24 Cypress Semiconductor Corp. Magnetic tunneling junction configuration and a method for making the same
US6972265B1 (en) * 2002-04-15 2005-12-06 Silicon Magnetic Systems Metal etch process selective to metallic insulating materials
US20040041182A1 (en) * 2002-08-29 2004-03-04 Tuttle Mark E. MRAM sense layer area control
US20050079638A1 (en) * 2003-10-14 2005-04-14 Drewes Joel A. System and method for reducing shorting in memory cells
US7335960B2 (en) * 2003-12-10 2008-02-26 Headway Technologies, Inc. MRAM cell with flat topography and controlled bit line to free layer distance and method of manufacture
US7531367B2 (en) * 2006-01-18 2009-05-12 International Business Machines Corporation Utilizing sidewall spacer features to form magnetic tunnel junctions in an integrated circuit

Cited By (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100151612A1 (en) * 2007-03-16 2010-06-17 Toyoda Gosei Co., Ltd. Group III-V semiconductor device and method for producing the same
US8420502B2 (en) * 2007-03-16 2013-04-16 Toyoda Gosei Co., Ltd. Group III-V semiconductor device and method for producing the same
US20090238775A1 (en) * 2007-06-12 2009-09-24 Rhodia Inc. Mono-, di- and polyol alkoxylate phosphate esters in oral care formulations and methods for using same
US8338869B2 (en) 2009-04-30 2012-12-25 International Business Machines Corporation Sidewall coating for non-uniform spin momentum-transfer magnetic tunnel junction current flow
US20100276768A1 (en) * 2009-04-30 2010-11-04 International Business Machines Corporation Sidewall coating for non-uniform spin momentum-transfer magnetic tunnel junction current flow
US7989224B2 (en) 2009-04-30 2011-08-02 International Business Machines Corporation Sidewall coating for non-uniform spin momentum-transfer magnetic tunnel junction current flow
US20110204459A1 (en) * 2009-04-30 2011-08-25 International Business Machines Corp. Sidewall coating for non-uniform spin momentum-transfer magnetic tunnel junction current flow
US8981502B2 (en) * 2010-03-29 2015-03-17 Qualcomm Incorporated Fabricating a magnetic tunnel junction storage element
WO2011123357A1 (en) 2010-03-29 2011-10-06 Qualcomm Incorporated Magnetic tunnel junction storage element and method of fabricating the same
US20110235217A1 (en) * 2010-03-29 2011-09-29 Qualcomm Incorporated Fabricating A Magnetic Tunnel Junction Storage Element
US20130034917A1 (en) * 2011-08-04 2013-02-07 Min Suk Lee Method for fabricating magnetic tunnel junction device
US8642358B2 (en) * 2011-08-04 2014-02-04 Hynix Semiconductor Inc. Method for fabricating magnetic tunnel junction device
US8823119B2 (en) 2012-03-09 2014-09-02 Samsung Electronics Co., Ltd. Magnetic device having a metallic glass alloy
US9882121B2 (en) * 2014-03-28 2018-01-30 Intel Corporation Techniques for forming spin-transfer torque memory having a dot-contacted free magnetic layer
US20160359101A1 (en) * 2014-03-28 2016-12-08 Intel Corporation Techniques for forming spin-transfer torque memory having a dot-contacted free magnetic layer
US10707409B2 (en) 2014-03-28 2020-07-07 Intel Corporation Techniques for forming spin-transfer torque memory having a dot-contacted free magnetic layer
US20150372225A1 (en) * 2014-06-20 2015-12-24 International Business Machines Corporation Method of forming an on-pitch self-aligned hard mask for contact to a tunnel junction using ion beam etching
US10003014B2 (en) * 2014-06-20 2018-06-19 International Business Machines Corporation Method of forming an on-pitch self-aligned hard mask for contact to a tunnel junction using ion beam etching
US20180240967A1 (en) * 2014-06-20 2018-08-23 International Business Machines Corporation Method of forming an on-pitch self-aligned hard mask for contact to a tunnel junction using ion beam etching
US9299924B1 (en) * 2015-06-29 2016-03-29 International Business Machines Corporation Injection pillar definition for line MRAM by a self-aligned sidewall transfer
DE102019113486B4 (en) 2018-10-25 2021-12-02 Taiwan Semiconductor Manufacturing Co., Ltd. NEW HARD MASK FOR MTJ STRUCTURING
US11342378B2 (en) * 2019-04-25 2022-05-24 Taiwan Semiconductor Manufacturing Company Ltd. Magnetic tunnel junction device with residue-protection sidewall spacer and the method for forming a magnetic tunnel junction device with residue-protection sidewall spacer
US20220285438A1 (en) * 2019-04-25 2022-09-08 Taiwan Semiconductor Manufacturing Company Ltd. Magnetic tunnel junction device with residue-protection sidewall spacer and the method for forming a magnetic tunnel junction device with residue-protection sidewall spacer
US11910620B2 (en) * 2019-04-25 2024-02-20 Taiwan Semiconductor Manufacturing Company Ltd. Magnetic tunnel junction device with residue-protection sidewall spacer and the method for forming a magnetic tunnel junction device with residue-protection sidewall spacer
WO2021150818A1 (en) * 2020-01-23 2021-07-29 Everspin Technologies, Inc. Magnetoresistive devices and methods therefor
US11917925B2 (en) 2020-01-23 2024-02-27 Everspin Technologies, Inc. Magnetoresistive devices and methods therefor

Also Published As

Publication number Publication date
US7531367B2 (en) 2009-05-12
US20070166840A1 (en) 2007-07-19

Similar Documents

Publication Publication Date Title
US7531367B2 (en) Utilizing sidewall spacer features to form magnetic tunnel junctions in an integrated circuit
US7001783B2 (en) Mask schemes for patterning magnetic tunnel junctions
EP1495470B1 (en) Material combinations for tunnel junction cap layer, tunnel junction hard mask and tunnel junction stack seed layer in mram processing
KR100605637B1 (en) Self-aligned, trenchless magnetoresistive random-access memorymram structure with sidewall containment of mram structure
US7374952B2 (en) Methods of patterning a magnetic stack of a magnetic memory cell and structures thereof
WO2015136723A1 (en) Magnetic memory and method of manufacturing magnetic memory
WO2005004161A2 (en) Integration scheme for avoiding plasma damage in mram technology
US10497862B2 (en) Enhanced coercivity in MTJ devices by contact depth control
TW200405520A (en) MRAM MTJ stack to conductive line alignment method
US11335850B2 (en) Magnetoresistive random-access memory device including magnetic tunnel junctions
US7368299B2 (en) MTJ patterning using free layer wet etching and lift off techniques
US10770653B1 (en) Selective dielectric deposition to prevent gouging in MRAM
US10937479B1 (en) Integration of epitaxially grown channel selector with MRAM device
US6849465B2 (en) Method of patterning a magnetic memory cell bottom electrode before magnetic stack deposition
US6680500B1 (en) Insulating cap layer and conductive cap layer for semiconductor devices with magnetic material layers
CN111613719B (en) Method for manufacturing magnetic random access memory cell array
US7473641B2 (en) Method for manufacturing a semiconductor device, method for manufacturing magnetic memory, and the magnetic memory thereof
US20200212298A1 (en) Self-Aligned Magnetic Metal Shield to Enhance the Coercivity of STT-MRAM Devices
US20230039834A1 (en) Dual spacer for double magnetic tunnel junction devices
WO2022134953A1 (en) Double magnetic tunnel junction device
CN116998238A (en) Same level MRAM stack with different architecture
CN113113532A (en) Semiconductor structure and forming method thereof

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910