US20080108213A1 - Multi-layer nonvolatile memory devices and methods of fabricating the same - Google Patents

Multi-layer nonvolatile memory devices and methods of fabricating the same Download PDF

Info

Publication number
US20080108213A1
US20080108213A1 US11/654,133 US65413307A US2008108213A1 US 20080108213 A1 US20080108213 A1 US 20080108213A1 US 65413307 A US65413307 A US 65413307A US 2008108213 A1 US2008108213 A1 US 2008108213A1
Authority
US
United States
Prior art keywords
semiconductor layer
well region
nonvolatile memory
well
memory device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/654,133
Inventor
Young-Chul Jang
Ki-nam Kim
Soon-Moon Jung
Jae-Hoon Jang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JANG, JAE-HOON, JANG, YOUNG-CHUL, JUNG, SOON-MOON, KIM, KI-NAM
Publication of US20080108213A1 publication Critical patent/US20080108213A1/en
Priority to US12/478,538 priority Critical patent/US7910433B2/en
Priority to US13/049,495 priority patent/US8258563B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8221Three dimensional integrated circuits stacked in different levels
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/105Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40114Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/20Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • H10B41/35Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region with a cell select transistor, e.g. NAND
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • H10B41/41Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region of a memory region comprising a cell select transistor, e.g. NAND
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0688Integrated circuits having a three-dimensional layout

Definitions

  • the present invention disclosed herein relates to semiconductor devices and methods of fabricating the same, and, more particularly, to multi-layer nonvolatile memory devices and methods of fabricating the same.
  • Semiconductor devices have, generally, reached the limit of reducing a horizontal size thereof, and, thus, a three-dimensional structure with a plurality of cell array layers stacked has been researched to overcome such a limit.
  • a plurality of semiconductor layers may be formed on a semiconductor substrate.
  • a thickness of a semiconductor layer compared to a thickness of a semiconductor substrate, and, therefore, a device formed on a semiconductor substrate may be different from a device formed on a semiconductor layer in the uniformity of their property.
  • FIG. 1 is a cross-sectional view of a conventional multi-layer nonvolatile memory device.
  • a nonvolatile memory device may be formed in a NAND cell array structure.
  • the NAND cell array structure includes a ground select line GSL and a string select line SSL that cross over a plurality of parallel active regions, and a plurality of word lines WLn.
  • the word lines are disposed between the ground select line GSL and the string select line SSL to cross over the active regions.
  • the ground select line GSL, the string select line SSL, and the word lines WLn are disposed mirror-symmetrically in a cell array.
  • An n-well region 12 and a p-well region 14 surrounded by the n-well region 12 are formed in a semiconductor substrate 10 .
  • a plurality of p-well regions 14 may be formed in a first cell array region, and the p-well regions 14 may be isolated by the n-well region 12 .
  • the ground select line GSL and the string select line SSL may include a select gate 18 s formed on a gate insulating layer 16 , and a mask pattern 20 s may be formed on the select gate 18 s.
  • the word line WLn may include a gate electrode 18 w formed on the gate insulating layer 16 and a mask pattern 20 w formed on the gate electrode 18 w.
  • the gate insulating layer 16 may be a tunnel insulating layer in a floating gate type nonvolatile memory device, or may be a multi-layered charge trap layer in a charge trap type nonvolatile memory device.
  • At least one semiconductor layer 26 may be formed over the semiconductor substrate 10 , and a second cell array region may be formed on the semiconductor layer 26 .
  • the second cell array region may have the same disposition structure as the cell array region formed on the semiconductor substrate 10 .
  • the ground select line GSL and the string select line SSL may include a select gate 30 s formed on a gate insulating layer 28 , and mask pattern 32 s may be formed on the select gate 30 s.
  • the word line WLn may include a gate electrode 30 w formed on the gate insulating layer 28 and a mask pattern 32 w formed on the gate electrode 30 w.
  • the gate insulating layer 28 may be a tunnel insulating layer in a floating gate type nonvolatile memory device, or a multi-layer charge trap layer in a charge trap type nonvolatile memory device.
  • An interlayer insulating layer 22 is interposed between the semiconductor layer 26 and the semiconductor substrate 10 .
  • an interlayer insulating layer is interposed between the semiconductor layer 26 and another semiconductor layer.
  • the semiconductor layer 26 may be crystal-grown from a semiconductor plug 24 that penetrates the interlayer insulating layer 22 depending on the method of forming the semiconductor layer 26 .
  • the semiconductor plug 24 may be an epitaxial layer crystal-grown from another semiconductor layer or semiconductor substrate thereunder.
  • a cell array of a nonvolatile memory device may be divided into a plurality of erase blocks, and the erase blocks are divided into p-well regions isolated by an n-well region.
  • the erase blocks may have a predetermined potential in an operating process. Therefore, it may be desirable for a resistance of the p-well regions to be uniform for the uniformity of a bias applied to memory cells.
  • the semiconductor layer 26 is formed over the second cell array region, its thickness may be limited due to the property degradation of the transistors formed thereunder. Therefore, a well region formed in the semiconductor layer 26 may have a limit in increasing its depth, compared to the thick semiconductor substrate 10 . Consequently, there may be a difference between a well region formed in the semiconductor layer 26 and a well region formed in the semiconductor substrate 10 . In addition, the well region formed in the semiconductor layer 26 may have a relatively high electrical resistance, and, thus, dispersion of a memory cell transistor characteristics may increase.
  • Some embodiments of the present invention provide a multi-layer nonvolatile memory device where there is little difference between the well resistance of a semiconductor layer and the well resistance of a semiconductor substrate.
  • a nonvolatile memory device includes a semiconductor layer that includes a well region having a doping concentration that is higher than the doping concentration of a well region formed in a semiconductor substrate.
  • a nonvolatile memory device includes a semiconductor substrate having a first well region of a first conductivity type and at least one semiconductor layer formed on the semiconductor substrate.
  • a first cell array is formed on the semiconductor substrate, and a second cell array is formed on the semiconductor layer.
  • the semiconductor layer includes a second well region of a first conductivity type having a concentration greater than a concentration of the first well region of the first conductivity type.
  • a resistance difference between the first and second well regions may be decreased by increasing a concentration of the second well region.
  • a surface doping concentration of the semiconductor layer may be greater than a well doping concentration thereunder, and a surface doping concentration of the semiconductor layer may be equal or similar to a surface doping concentration of the semiconductor substrate. Therefore, a resistance difference between the semiconductor substrate and the semiconductor layer may be reduced, and a difference in impurity concentration may be reduced between surfaces of the semiconductor substrate and the semiconductor layer where unit devices are formed, thereby improving the property uniformity of the device.
  • nonvolatile memory devices may be formed that include a semiconductor layer that includes a well region having a doping concentration greater than a doping concentration of a well region formed in a semiconductor substrate.
  • a first well region is formed in a semiconductor substrate having a first conductivity type, and an interlayer insulating layer is formed on the semiconductor substrate.
  • a semiconductor layer is formed on the interlayer insulating layer.
  • a second well region of the first conductivity type is formed in the semiconductor layer, and a doping concentration of the second well region is greater than a doping concentration of the first well region.
  • FIG. 1 is a cross-sectional view of a conventional multi-layer nonvolatile memory device
  • FIG. 2 is a plan view of a conventional multi-layer nonvolatile memory device
  • FIGS. 3A and 3B are cross-sectional views taken along lines I-I′ and II-II′ of FIG. 2 , respectively, according to some embodiments of the present invention.
  • FIGS. 4A through 7A are views taken along the line I-I′ of FIG. 2 for illustrating methods of fabricating a nonvolatile memory device according to some embodiments of the present invention
  • FIGS. 4B through 7B are views taken along the line II-II′ of FIG. 2 for illustrating methods of fabricating a nonvolatile memory device according to some embodiments of the present invention
  • FIGS. 8A through 10A are views taken along the line I-I′ of FIG.2 for illustrating methods of fabricating a nonvolatile memory device according to further embodiments of the present invention
  • FIGS. 8B through 10B are views taken along the line II-II′ of FIG. 2 for illustrating methods of fabricating a nonvolatile memory device according to further embodiment of the present invention
  • FIG. 11 is a cross-sectional view for illustrating a well structure according to some embodiments of the present invention.
  • FIGS. 12 and 13 are cross-sectional views for illustrating a transistor structure according to some embodiments of the present invention.
  • first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first layer could be termed a second layer, and, similarly, a second layer could be termed a first layer without departing from the teachings of the disclosure.
  • relative terms such as “lower” or “bottom” and “upper” or “top,” may be used herein to describe one element's relationship to other elements as illustrated in the Figures. It will be understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures. For example, if the device in one of the figures were turned over, elements described as being on the “lower” side of other elements would then be oriented on “upper” sides of the other elements. The exemplary term “lower”, can therefore, encompass both an orientation of “lower” and “upper,” depending of the particular orientation of the figure.
  • Embodiments of the present invention are described herein with reference to cross section illustrations that are schematic illustrations of idealized embodiments of the present invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the present invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, a region illustrated or described as flat may, typically, have rough and/or nonlinear features. Moreover, sharp angles that are illustrated may be rounded. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the precise shape of a region and are not intended to limit the scope of the present invention.
  • a term “substrate” used herein may include a structure based on a semiconductor, having a semiconductor surface exposed. It should be understood that such a structure may contain silicon, silicon on insulator, silicon on sapphire, doped or undoped silicon, epitaxial layer supported by a semiconductor substrate, or another structure of a semiconductor. And, the semiconductor may be silicon-germanium, germanium, or germanium arsenide, not limited to silicon.
  • the substrate described hereinafter may be one in which regions, conductive layers, insulation layers, their patterns, and/or junctions are formed.
  • FIG. 2 is a plan view of a conventional nonvolatile memory device having a NAND type cell array.
  • a device isolation layer is formed in a semiconductor substrate to define a plurality of active regions Act.
  • a first cell array region includes a ground select line GSL and a string select line SSL that cross over the active regions, and a plurality of word lines WLn.
  • the word lines WLn are disposed between the ground select line GSL and the string select line SSL to cross over the active regions.
  • the ground select line GSL, the string select line SSL, and the word lines WLn are disposed mirror-symmetrically in the first cell array.
  • An information storage Cs is located at an intersecting portion between the word line WLn and the active region Act.
  • the information storage Cs may be a floating gate or a charge trap layer.
  • a common source line CSL is disposed between the ground select lines GSL to electrically connect source regions formed in the active regions Act thereunder.
  • Bit line contacts DC are connected to active regions between the string select lines SSL, respectively.
  • FIGS. 3A and 3B are cross-sectional views taken along lines I-I′ and II-II′ of FIG. 2 for illustrating a nonvolatile memory device, respectively, according to some embodiments of the present invention.
  • a first well region of a first conductivity type 54 is formed in a semiconductor substrate 50 , and the first well region 54 is surrounded by a second conductive well region 52 .
  • the semiconductor substrate 50 may be a p-type substrate
  • the first well region 54 may be a p-type well region
  • the second conductivity type well region 52 may be an n-type well region.
  • a plurality of p-well regions 54 may be formed in the first cell array region, and the p-well regions 54 may be isolated from each other by the n-well region 52 .
  • the ground select line GSL and the string select line SSL include a select gate 62 s formed on a gate insulating layer 60 , a mask pattern 64 s may be formed on the select gate 62 s.
  • the word line WLn may include a gate electrode 62 w formed on the gate insulating layer 60 and a mask pattern 64 w formed on the gate electrode 62 w.
  • the gate insulating layer 60 may be a tunnel insulating layer in a floating gate type nonvolatile memory device, and may be a multi-layered charge trap layer in a charge trap type nonvolatile memory device.
  • At least one semiconductor layer may be formed over the semiconductor substrate 50 .
  • the semiconductor layer may include a first semiconductor layer 70 and a second semiconductor layer 74 formed on the first semiconductor layer 70 .
  • a second cell array region may be disposed on the second semiconductor layer 74 .
  • the second cell array may also have the same disposition structure as the first cell array region formed on the semiconductor substrate 50 .
  • the ground select line GSL and the string select line SSL may include a select gate 82 s formed on a gate insulating layer 80 , and a mask pattern 84 s may be formed on the select gate 82 s.
  • the word line WLn may include a gate electrode 82 w formed on the gate insulating layer 80 and a mask pattern 84 w formed on the gate electrode 82 w.
  • the gate insulating layer 80 may be a tunnel insulating layer in a floating gate type nonvolatile memory device, and may be a multi-layered charge trap layer in a charge trap type nonvolatile memory device.
  • An interlayer insulating layer 66 is interposed between the semiconductor layer and the semiconductor substrate 50 .
  • an interlayer insulating layer may be interposed between the semiconductor layer and another semiconductor layer.
  • the semiconductor layer may be crystal-grown from a semiconductor plug 68 that penetrates the interlayer insulating layer 66 depending on the method of forming the semiconductor layer.
  • the first semiconductor plug 70 may be an epitaxial layer crystal-grown from another semiconductor layer or semiconductor substrate formed thereunder.
  • the semiconductor layer may include a second well region of a first conductivity type having a doping concentration higher than that of the first well region 54 .
  • the second well region of a first conductivity type may be formed in the first semiconductor layer 70 . That is, p-type impurities may be implanted into the first semiconductor layer 70 to form the second well region of a first conductivity type.
  • the second semiconductor layer 74 may include a third well region of a first conductivity type having a doping concentration equal to or lower than that of the second well region.
  • the second semiconductor layer 74 may be doped with p-type impurities. It some embodiments, the doping concentration of the second semiconductor layer 74 is equal or similar to that of the first well region 54 .
  • the first semiconductor layer 70 may be thinner than the second semiconductor layer 74 .
  • a device isolation layer 56 may be disposed in the semiconductor substrate 50 to define a plurality of active regions 58
  • a device isolation layer 78 may be disposed in the semiconductor layer to define a plurality of active regions.
  • the device isolation layer 78 may be formed in the second semiconductor layer 74 .
  • the thickness of the second semiconductor layer 74 may be controlled to correspond to the thickness of the device isolation layer 78 . Therefore, the second semiconductor layer 74 may have a thickness that is sufficient to form a device isolation layer having a thickness suitable for device isolation.
  • the second well region may be formed in the first semiconductor layer 70 such that it is aligned with the device isolation layers 78 . That is, the second well region may be limitedly formed in portions of the first semiconductor layer 70 under the second semiconductor layer 74 between the device isolation layers 78 .
  • FIGS. 4A through 7A are sectional views taken along the line I-I of FIG. 2 for illustrating methods of fabricating a nonvolatile memory device according to some embodiments of the present invention.
  • FIGS. 4B through 7B are sectional views taken along the line II-II′ of FIG. 2 for illustrating methods of fabricating a nonvolatile memory device according to some embodiments of the present invention.
  • a second conductivity type well region 52 is formed in a semiconductor substrate 50 , and a first well region 54 of a first conductivity type is formed on the second conductivity type well region 52 .
  • the first well region 54 is surrounded by the second conductivity type well region 52 .
  • the semiconductor substrate 50 may be a p-type substrate
  • the first well region 54 may be a p-type well region
  • the second conductivity type well 52 may be an n-type well region.
  • a plurality of p-well regions 54 may be formed in a cell array region, and the p-well regions 54 may be isolated from each other by the n-well region 52 .
  • a device isolation layer 56 is formed in the semiconductor substrate 50 to define a plurality of active regions 58 .
  • the device isolation layer 56 is formed in the first well region 54 of a first conductivity type.
  • a ground select line GSL, a string select line SSL, and word lines WLn are formed such that they cross over the active regions 58 .
  • the ground select line GSL and the string select line SSL may include a select gate 62 s formed on a gate insulating layer 60 , and a mask pattern 64 s may be formed on the select gate 62 s.
  • the word line WLn may include a gate electrode 62 w formed on the gate insulating layer 60 and a mask pattern 64 w formed on the gate electrode 62 w.
  • the gate insulating layer 60 may be a tunnel insulating layer in a floating gate type nonvolatile memory device, and may be a multi-layered charge trap layer in a charge trap type nonvolatile memory device.
  • An interlayer insulating layer 66 is formed on the semiconductor substrate 50 .
  • a semiconductor layer is formed on the interlayer insulating layer 66 .
  • the semiconductor layer may be formed by bonding a semiconductor substrate or using crystal growth.
  • a semiconductor plug 68 is formed so as to penetrate the interlayer insulating layer 66 to provide a seed layer for crystal growth.
  • the semiconductor plug 68 may be an epitaxial layer crystal grown from a predetermined region of the semiconductor substrate 50 .
  • the epitaxial layer may be grown from a source region and/or a drain region of a cell array.
  • a first semiconductor layer 70 is formed through crystal growth from the semiconductor plug 68 .
  • the first semiconductor layer 70 may be an epitaxial layer epitaxially grown from the semiconductor plug 68 using chemical vapor deposition (CVD).
  • the first semiconductor layer 70 may be formed by forming amorphous silicon and then crystallizing the amorphous silicon using annealing or laser.
  • the first semiconductor layer 70 may be formed to a thickness of approximately 1000 ⁇ .
  • the first semiconductor layer 70 may be formed at 800° C. or lower to suppress the property degradation of unit devices formed thereunder.
  • Impurities 72 are implanted into the first semiconductor layer 70 to form a second well region of a first conductivity type having a doping concentration higher than that of the first well region 54 .
  • the impurities 72 may be p-type impurities, and a dose of the impurities 72 greater than an impurity dose of the first well region 54 may be implanted.
  • the first semiconductor layer 70 may be the second well region of a first conductivity type.
  • a second semiconductor layer 74 is formed on the first semiconductor layer 70 .
  • the second semiconductor layer 74 may be crystal grown using the first semiconductor layer 70 as a seed layer.
  • the second semiconductor layer 74 may be formed thicker than the first semiconductor layer 70 .
  • Impurities 76 are implanted into the second semiconductor layer 74 to form a third well region of a first conductivity type.
  • the third well region may have a doping concentration less than that of the second well region, and has a doping concentration equal or similar to that of the first well region 54 .
  • the second semiconductor layer 74 may be the third well region. Therefore, a doping concentration of the first semiconductor layer 70 may be greater than that of the second semiconductor layer 74 .
  • the second and third well regions may be formed by in situ doping, not using impurity implantation.
  • the second and third well regions may be doped by implanting impurities while the first and second semiconductor layers 70 and 74 are crystal grown.
  • the second semiconductor layer 74 is etched to form a trench region, and a device isolation layer 78 is formed such that it fills the trench region.
  • the device isolation layer 78 may be formed only in the second semiconductor layer 74 , or may vertically extend to the first semiconductor layer 70 . Therefore, the third well region may be limitedly formed between the device isolation layers 78 and its border may be defined by the device isolation layer 78 .
  • a gate insulating layer 80 is formed on the second semiconductor layer 74 , and a ground select line, a string select line, and word lines are formed on the gate insulating layer 80 to form the structure illustrated in FIGS. 3A and 3B .
  • a plurality of cell array regions may be formed by repeatedly forming an interlayer insulating layer and a semiconductor layer on the second semiconductor layer 74 .
  • the semiconductor layer 74 may have a sufficient thickness for device isolation.
  • wiring is connected to the semiconductor substrate 50 so as to penetrate the semiconductor layer.
  • the semiconductor layer is thick, the etching burden may increase. Therefore, the semiconductor layer that the wiring penetrates may be thin.
  • a method may be provided of forming the second semiconductor layer 74 only in a region where the wiring is not formed, which will be fully described below.
  • FIGS. 8A through 10A are sectional views taken along the line I-I′ of FIG. 2 for illustrating a nonvolatile memory device and a method of fabricating the same, according to further embodiments of the present invention.
  • FIGS. 8B through 10B are sectional views taken along the line II-II′ of FIG. 2 for illustrating a nonvolatile memory device and a method of fabricating the same, according to further embodiments of the present invention.
  • a first semiconductor layer 70 is formed where a second well region of a first conductivity type is formed.
  • a mold pattern 71 having openings 73 is formed to define an active region.
  • the mold pattern 71 may correspond to a device isolation region. Therefore, the mold pattern 71 may be formed to a sufficient thickness for device isolation. Also, the mold pattern 71 may be formed in a region where wiring connected to the semiconductor substrate 50 is formed.
  • a semiconductor layer may be formed on an entire surface of the semiconductor substrate 50 to form a second semiconductor layer 174 so as to fill the openings 73 .
  • the second semiconductor layer 174 may be crystal-grown from the first semiconductor layer 70 exposed through the openings 73 to fill the openings 73 .
  • impurities are implanted into the second semiconductor layer 174 to form a third well region of a first conductivity type.
  • a border of the third well region may be defined by the mold pattern 71 .
  • the third well region may have a doping concentration less than that of the second well region, and have a well concentration equal or similar to the first well region.
  • a gate insulating layer 180 is formed on the second semiconductor layer 174 , and a ground select line GSL, a string select line SSL, and word lines WLn are formed on the gate insulating layer 180 .
  • the mold pattern 71 may correspond to a device isolation layer, and a bottom surface of the device isolation layer may contact an upper surface of the first semiconductor layer 70 .
  • the second well region may be limitedly formed in the first semiconductor layer 70 such that it is aligned with the active region defined in the second semiconductor layer 74 and 174 by implanting impurities into the first semiconductor layer 70 using the device isolation layer 78 or the mold pattern 71 as an ion implantation mask.
  • FIG. 11 is a cross-sectional view for illustrating a well structure according to some embodiments of the present invention.
  • the same well structure as that formed on the semiconductor substrate 50 may be formed on the first semiconductor layer 70 .
  • the first semiconductor layer 70 may include a second conductivity type well 70 b and a second well region 70 t of a first conductivity type formed on the second conductivity type well 70 b.
  • the first semiconductor layer 70 may include a plurality of second well regions 70 t of a first conductivity type.
  • the second conductivity type ell 70 b may be formed under the second well regions 70 t or between the second well regions 70 t.
  • Some embodiments of the present invention may be applied to a floating gate type nonvolatile memory device and a charge trap type nonvolatile memory device.
  • FIGS. 12 and 13 are cross-sectional views illustrating structures of a nonvolatile memory device, according to some embodiments of the present invention.
  • gate insulating layers of the charge trap type nonvolatile memory device include a stack structure of tunnel insulating layers 60 a and 80 a, charge trap layers 60 b and 80 b, and blocking insulating layers 60 c and 80 c, respectively.
  • Memory cell gate electrodes 162 w and 182 w may be formed on the gate insulating layers to constitute word lines WL, and select gate electrodes 162 s and 182 s are formed on the gate insulating layers to constitute select gate lines SL, respectively.
  • a gate insulating layer 60 of the floating gate type nonvolatile memory device may be a single layer.
  • a gate insulating layer of the word line WL may have a thickness equal to or less than a gate insulating layer of the select gate lines SL.
  • the word line WLn may include a floating gate 362 w, an inter-gate dielectric layer 63 w, and a control gate electrode 462 w.
  • the select line SL may include a lower gate 362 s, an inter-gate insulating layer 63 s, and an upper gate 462 s. A portion of the inter-gate insulating layer 63 s may be removed to connect the lower gate 362 s to the upper gate 462 s.
  • the semiconductor layer formed over the semiconductor substrate may be formed by using epitaxial growth using CVD, crystallization of amorphous silicon using annealing or laser after forming the amorphous silicon, and/or bonding a semiconductor substrate onto an interlayer insulating layer.
  • the semiconductor layer may be thinner than the well formed in the semiconductor substrate and the first semiconductor layer may be thinner than the second semiconductor layer.
  • the depth of the well region formed in the semiconductor substrate may be approximately 6000 ⁇
  • the thickness of the first semiconductor layer may be approximately 1000 ⁇
  • the thickness of the second semiconductor layer may be approximately 2000 ⁇ .
  • the semiconductor layer may be formed at a temperature of about 800° C.
  • semiconductor crystals may be hardened or their crystallization may be improved using thermal or laser annealing.
  • the semiconductor layer is not relatively thick, a well resistance can be reduced by increasing a well concentration, and the semiconductor layer can be formed in the same well structure as that of the semiconductor substrate, thereby decreasing dispersion of cell property of a memory device.

Abstract

A nonvolatile memory device includes a semiconductor substrate having a first well region of a first conductivity type, and at least one semiconductor layer formed on the semiconductor substrate. A first cell array is formed on the semiconductor substrate, and a second cell array formed on the semiconductor layer. The semiconductor layer includes a second well region of the first conductivity type having a doping concentration greater than a doping concentration of the first well region of the first conductivity type. As the doping concentration of the second well region is increased, a resistance difference may be reduced between the first and second well regions.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This U.S. non-provisional patent application claims priority under 35 U.S.C. § 119 to Korean Patent Application No. 2006-103050, filed on Oct. 23, 2006, the entire contents of which are hereby incorporated by reference.
  • BACKGROUND OF THE INVENTION
  • The present invention disclosed herein relates to semiconductor devices and methods of fabricating the same, and, more particularly, to multi-layer nonvolatile memory devices and methods of fabricating the same.
  • Semiconductor devices have, generally, reached the limit of reducing a horizontal size thereof, and, thus, a three-dimensional structure with a plurality of cell array layers stacked has been researched to overcome such a limit.
  • To form a cell array layer in a multi-layer, a plurality of semiconductor layers may be formed on a semiconductor substrate. However, there may be a limit in a thickness of a semiconductor layer compared to a thickness of a semiconductor substrate, and, therefore, a device formed on a semiconductor substrate may be different from a device formed on a semiconductor layer in the uniformity of their property.
  • FIG. 1 is a cross-sectional view of a conventional multi-layer nonvolatile memory device.
  • Referring to FIG. 1, a nonvolatile memory device may be formed in a NAND cell array structure. The NAND cell array structure includes a ground select line GSL and a string select line SSL that cross over a plurality of parallel active regions, and a plurality of word lines WLn. The word lines are disposed between the ground select line GSL and the string select line SSL to cross over the active regions. The ground select line GSL, the string select line SSL, and the word lines WLn are disposed mirror-symmetrically in a cell array.
  • An n-well region 12 and a p-well region 14 surrounded by the n-well region 12 are formed in a semiconductor substrate 10. A plurality of p-well regions 14 may be formed in a first cell array region, and the p-well regions 14 may be isolated by the n-well region 12.
  • The ground select line GSL and the string select line SSL may include a select gate 18 s formed on a gate insulating layer 16, and a mask pattern 20 s may be formed on the select gate 18 s. The word line WLn may include a gate electrode 18 w formed on the gate insulating layer 16 and a mask pattern 20 w formed on the gate electrode 18 w. The gate insulating layer 16 may be a tunnel insulating layer in a floating gate type nonvolatile memory device, or may be a multi-layered charge trap layer in a charge trap type nonvolatile memory device.
  • At least one semiconductor layer 26 may be formed over the semiconductor substrate 10, and a second cell array region may be formed on the semiconductor layer 26. The second cell array region may have the same disposition structure as the cell array region formed on the semiconductor substrate 10. For example, the ground select line GSL and the string select line SSL may include a select gate 30 s formed on a gate insulating layer 28, and mask pattern 32 s may be formed on the select gate 30 s. The word line WLn may include a gate electrode 30 w formed on the gate insulating layer 28 and a mask pattern 32 w formed on the gate electrode 30 w. The gate insulating layer 28 may be a tunnel insulating layer in a floating gate type nonvolatile memory device, or a multi-layer charge trap layer in a charge trap type nonvolatile memory device.
  • An interlayer insulating layer 22 is interposed between the semiconductor layer 26 and the semiconductor substrate 10. Although not shown, an interlayer insulating layer is interposed between the semiconductor layer 26 and another semiconductor layer. The semiconductor layer 26 may be crystal-grown from a semiconductor plug 24 that penetrates the interlayer insulating layer 22 depending on the method of forming the semiconductor layer 26. The semiconductor plug 24 may be an epitaxial layer crystal-grown from another semiconductor layer or semiconductor substrate thereunder.
  • Generally, a cell array of a nonvolatile memory device may be divided into a plurality of erase blocks, and the erase blocks are divided into p-well regions isolated by an n-well region. The erase blocks may have a predetermined potential in an operating process. Therefore, it may be desirable for a resistance of the p-well regions to be uniform for the uniformity of a bias applied to memory cells.
  • As illustrated, because the semiconductor layer 26 is formed over the second cell array region, its thickness may be limited due to the property degradation of the transistors formed thereunder. Therefore, a well region formed in the semiconductor layer 26 may have a limit in increasing its depth, compared to the thick semiconductor substrate 10. Consequently, there may be a difference between a well region formed in the semiconductor layer 26 and a well region formed in the semiconductor substrate 10. In addition, the well region formed in the semiconductor layer 26 may have a relatively high electrical resistance, and, thus, dispersion of a memory cell transistor characteristics may increase.
  • SUMMARY OF THE INVENTION
  • Some embodiments of the present invention provide a multi-layer nonvolatile memory device where there is little difference between the well resistance of a semiconductor layer and the well resistance of a semiconductor substrate.
  • According to some embodiments of the present invention, a nonvolatile memory device includes a semiconductor layer that includes a well region having a doping concentration that is higher than the doping concentration of a well region formed in a semiconductor substrate. A nonvolatile memory device, according to some embodiments of the present invention, includes a semiconductor substrate having a first well region of a first conductivity type and at least one semiconductor layer formed on the semiconductor substrate. A first cell array is formed on the semiconductor substrate, and a second cell array is formed on the semiconductor layer. The semiconductor layer includes a second well region of a first conductivity type having a concentration greater than a concentration of the first well region of the first conductivity type.
  • In some embodiments, a resistance difference between the first and second well regions may be decreased by increasing a concentration of the second well region. For example, a surface doping concentration of the semiconductor layer may be greater than a well doping concentration thereunder, and a surface doping concentration of the semiconductor layer may be equal or similar to a surface doping concentration of the semiconductor substrate. Therefore, a resistance difference between the semiconductor substrate and the semiconductor layer may be reduced, and a difference in impurity concentration may be reduced between surfaces of the semiconductor substrate and the semiconductor layer where unit devices are formed, thereby improving the property uniformity of the device.
  • In other embodiments of the present invention, nonvolatile memory devices may be formed that include a semiconductor layer that includes a well region having a doping concentration greater than a doping concentration of a well region formed in a semiconductor substrate. A first well region is formed in a semiconductor substrate having a first conductivity type, and an interlayer insulating layer is formed on the semiconductor substrate. A semiconductor layer is formed on the interlayer insulating layer. A second well region of the first conductivity type is formed in the semiconductor layer, and a doping concentration of the second well region is greater than a doping concentration of the first well region.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Other features of the present invention will be more readily understood from the following detailed description of exemplary embodiments thereof when read in conjunction with the accompanying drawings, in which:
  • FIG. 1 is a cross-sectional view of a conventional multi-layer nonvolatile memory device;
  • FIG. 2 is a plan view of a conventional multi-layer nonvolatile memory device;
  • FIGS. 3A and 3B are cross-sectional views taken along lines I-I′ and II-II′ of FIG. 2, respectively, according to some embodiments of the present invention; and
  • FIGS. 4A through 7A are views taken along the line I-I′ of FIG. 2 for illustrating methods of fabricating a nonvolatile memory device according to some embodiments of the present invention;
  • FIGS. 4B through 7B are views taken along the line II-II′ of FIG. 2 for illustrating methods of fabricating a nonvolatile memory device according to some embodiments of the present invention;
  • FIGS. 8A through 10A are views taken along the line I-I′ of FIG.2 for illustrating methods of fabricating a nonvolatile memory device according to further embodiments of the present invention;
  • FIGS. 8B through 10B are views taken along the line II-II′ of FIG. 2 for illustrating methods of fabricating a nonvolatile memory device according to further embodiment of the present invention;
  • FIG. 11 is a cross-sectional view for illustrating a well structure according to some embodiments of the present invention; and
  • FIGS. 12 and 13 are cross-sectional views for illustrating a transistor structure according to some embodiments of the present invention.
  • DETAILED DESCRIPTION
  • The invention now will be described more fully hereinafter with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like reference numerals refer to like elements throughout the description of the figures.
  • It will be understood that when an element is referred to as being “on” another element, it can be directly on the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly on” another element, there are no intervening elements present. It will be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected or coupled” to another element, there are no intervening elements present. Furthermore, “connected” or “coupled” as used herein may include wirelessly connected or coupled. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
  • It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first layer could be termed a second layer, and, similarly, a second layer could be termed a first layer without departing from the teachings of the disclosure.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” or “includes” and/or “including” when used in this specification, specify the presence of stated features, regions, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, regions, integers, steps, operations, elements, components, and/or groups thereof.
  • Furthermore, relative terms, such as “lower” or “bottom” and “upper” or “top,” may be used herein to describe one element's relationship to other elements as illustrated in the Figures. It will be understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures. For example, if the device in one of the figures were turned over, elements described as being on the “lower” side of other elements would then be oriented on “upper” sides of the other elements. The exemplary term “lower”, can therefore, encompass both an orientation of “lower” and “upper,” depending of the particular orientation of the figure. Similarly, if the device in one of the figures is turned over, elements described as “below” or “beneath” other elements would then be oriented “above” the other elements. The exemplary terms “below” or “beneath” can, therefore, encompass both an orientation of above and below.
  • Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and the present disclosure, and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
  • Embodiments of the present invention are described herein with reference to cross section illustrations that are schematic illustrations of idealized embodiments of the present invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the present invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, a region illustrated or described as flat may, typically, have rough and/or nonlinear features. Moreover, sharp angles that are illustrated may be rounded. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the precise shape of a region and are not intended to limit the scope of the present invention.
  • In the description, a term “substrate” used herein may include a structure based on a semiconductor, having a semiconductor surface exposed. It should be understood that such a structure may contain silicon, silicon on insulator, silicon on sapphire, doped or undoped silicon, epitaxial layer supported by a semiconductor substrate, or another structure of a semiconductor. And, the semiconductor may be silicon-germanium, germanium, or germanium arsenide, not limited to silicon. In addition, the substrate described hereinafter may be one in which regions, conductive layers, insulation layers, their patterns, and/or junctions are formed.
  • FIG. 2 is a plan view of a conventional nonvolatile memory device having a NAND type cell array.
  • Referring to FIG. 2, a device isolation layer is formed in a semiconductor substrate to define a plurality of active regions Act. A first cell array region includes a ground select line GSL and a string select line SSL that cross over the active regions, and a plurality of word lines WLn. The word lines WLn are disposed between the ground select line GSL and the string select line SSL to cross over the active regions. The ground select line GSL, the string select line SSL, and the word lines WLn are disposed mirror-symmetrically in the first cell array.
  • An information storage Cs is located at an intersecting portion between the word line WLn and the active region Act. The information storage Cs may be a floating gate or a charge trap layer. A common source line CSL is disposed between the ground select lines GSL to electrically connect source regions formed in the active regions Act thereunder. Bit line contacts DC are connected to active regions between the string select lines SSL, respectively.
  • FIGS. 3A and 3B are cross-sectional views taken along lines I-I′ and II-II′ of FIG. 2 for illustrating a nonvolatile memory device, respectively, according to some embodiments of the present invention.
  • Referring to FIGS. 3A and 3B, a first well region of a first conductivity type 54 is formed in a semiconductor substrate 50, and the first well region 54 is surrounded by a second conductive well region 52. The semiconductor substrate 50 may be a p-type substrate, the first well region 54 may be a p-type well region, and the second conductivity type well region 52 may be an n-type well region. A plurality of p-well regions 54 may be formed in the first cell array region, and the p-well regions 54 may be isolated from each other by the n-well region 52.
  • The ground select line GSL and the string select line SSL include a select gate 62 s formed on a gate insulating layer 60, a mask pattern 64 s may be formed on the select gate 62 s. The word line WLn may include a gate electrode 62 w formed on the gate insulating layer 60 and a mask pattern 64 w formed on the gate electrode 62 w. The gate insulating layer 60 may be a tunnel insulating layer in a floating gate type nonvolatile memory device, and may be a multi-layered charge trap layer in a charge trap type nonvolatile memory device.
  • At least one semiconductor layer may be formed over the semiconductor substrate 50. The semiconductor layer may include a first semiconductor layer 70 and a second semiconductor layer 74 formed on the first semiconductor layer 70. A second cell array region may be disposed on the second semiconductor layer 74. The second cell array may also have the same disposition structure as the first cell array region formed on the semiconductor substrate 50. For example, the ground select line GSL and the string select line SSL may include a select gate 82 s formed on a gate insulating layer 80, and a mask pattern 84 s may be formed on the select gate 82 s. The word line WLn may include a gate electrode 82 w formed on the gate insulating layer 80 and a mask pattern 84 w formed on the gate electrode 82 w. The gate insulating layer 80 may be a tunnel insulating layer in a floating gate type nonvolatile memory device, and may be a multi-layered charge trap layer in a charge trap type nonvolatile memory device.
  • An interlayer insulating layer 66 is interposed between the semiconductor layer and the semiconductor substrate 50. Although not shown, an interlayer insulating layer may be interposed between the semiconductor layer and another semiconductor layer. The semiconductor layer may be crystal-grown from a semiconductor plug 68 that penetrates the interlayer insulating layer 66 depending on the method of forming the semiconductor layer. The first semiconductor plug 70 may be an epitaxial layer crystal-grown from another semiconductor layer or semiconductor substrate formed thereunder.
  • In the first embodiment of the present invention, the semiconductor layer may include a second well region of a first conductivity type having a doping concentration higher than that of the first well region 54. The second well region of a first conductivity type may be formed in the first semiconductor layer 70. That is, p-type impurities may be implanted into the first semiconductor layer 70 to form the second well region of a first conductivity type. The second semiconductor layer 74 may include a third well region of a first conductivity type having a doping concentration equal to or lower than that of the second well region. For example, the second semiconductor layer 74 may be doped with p-type impurities. It some embodiments, the doping concentration of the second semiconductor layer 74 is equal or similar to that of the first well region 54.
  • In some embodiments of the present invention, the first semiconductor layer 70 may be thinner than the second semiconductor layer 74. A device isolation layer 56 may be disposed in the semiconductor substrate 50 to define a plurality of active regions 58, and a device isolation layer 78 may be disposed in the semiconductor layer to define a plurality of active regions. The device isolation layer 78 may be formed in the second semiconductor layer 74. The thickness of the second semiconductor layer 74 may be controlled to correspond to the thickness of the device isolation layer 78. Therefore, the second semiconductor layer 74 may have a thickness that is sufficient to form a device isolation layer having a thickness suitable for device isolation.
  • The third well region is formed in the active region between the device isolation layers 78, and thereby its lateral border may be defined by the device isolation layers 78. In some embodiments of the present invention, the second well region of the first semiconductor layer 70 may be doped at a concentration higher than that of the first well region 54 so as to reduce an electrical resistance. The third well region may be doped at a concentration equal or similar to that of the first well region 54 so as to improve the property uniformity of transistors formed on the semiconductor substrate 50.
  • In further embodiments, the second well region may be formed in the first semiconductor layer 70 such that it is aligned with the device isolation layers 78. That is, the second well region may be limitedly formed in portions of the first semiconductor layer 70 under the second semiconductor layer 74 between the device isolation layers 78.
  • FIGS. 4A through 7A are sectional views taken along the line I-I of FIG. 2 for illustrating methods of fabricating a nonvolatile memory device according to some embodiments of the present invention. FIGS. 4B through 7B are sectional views taken along the line II-II′ of FIG. 2 for illustrating methods of fabricating a nonvolatile memory device according to some embodiments of the present invention.
  • Referring to FIGS. 4A and 4B, a second conductivity type well region 52 is formed in a semiconductor substrate 50, and a first well region 54 of a first conductivity type is formed on the second conductivity type well region 52. The first well region 54 is surrounded by the second conductivity type well region 52. The semiconductor substrate 50 may be a p-type substrate, the first well region 54 may be a p-type well region, and the second conductivity type well 52 may be an n-type well region. A plurality of p-well regions 54 may be formed in a cell array region, and the p-well regions 54 may be isolated from each other by the n-well region 52.
  • A device isolation layer 56 is formed in the semiconductor substrate 50 to define a plurality of active regions 58. The device isolation layer 56 is formed in the first well region 54 of a first conductivity type. A ground select line GSL, a string select line SSL, and word lines WLn are formed such that they cross over the active regions 58.
  • The ground select line GSL and the string select line SSL may include a select gate 62 s formed on a gate insulating layer 60, and a mask pattern 64 s may be formed on the select gate 62 s. The word line WLn may include a gate electrode 62 w formed on the gate insulating layer 60 and a mask pattern 64 w formed on the gate electrode 62 w. The gate insulating layer 60 may be a tunnel insulating layer in a floating gate type nonvolatile memory device, and may be a multi-layered charge trap layer in a charge trap type nonvolatile memory device.
  • An interlayer insulating layer 66 is formed on the semiconductor substrate 50. A semiconductor layer is formed on the interlayer insulating layer 66. The semiconductor layer may be formed by bonding a semiconductor substrate or using crystal growth. A semiconductor plug 68 is formed so as to penetrate the interlayer insulating layer 66 to provide a seed layer for crystal growth. The semiconductor plug 68 may be an epitaxial layer crystal grown from a predetermined region of the semiconductor substrate 50. The epitaxial layer may be grown from a source region and/or a drain region of a cell array.
  • Referring to FIGS. 5A and 5B, a first semiconductor layer 70 is formed through crystal growth from the semiconductor plug 68. The first semiconductor layer 70 may be an epitaxial layer epitaxially grown from the semiconductor plug 68 using chemical vapor deposition (CVD). Alternatively, the first semiconductor layer 70 may be formed by forming amorphous silicon and then crystallizing the amorphous silicon using annealing or laser. The first semiconductor layer 70 may be formed to a thickness of approximately 1000 Å. The first semiconductor layer 70 may be formed at 800° C. or lower to suppress the property degradation of unit devices formed thereunder.
  • Impurities 72 are implanted into the first semiconductor layer 70 to form a second well region of a first conductivity type having a doping concentration higher than that of the first well region 54. The impurities 72 may be p-type impurities, and a dose of the impurities 72 greater than an impurity dose of the first well region 54 may be implanted. The first semiconductor layer 70 may be the second well region of a first conductivity type.
  • Referring to FIGS. 6A and 6B, a second semiconductor layer 74 is formed on the first semiconductor layer 70. The second semiconductor layer 74 may be crystal grown using the first semiconductor layer 70 as a seed layer. The second semiconductor layer 74 may be formed thicker than the first semiconductor layer 70. Impurities 76 are implanted into the second semiconductor layer 74 to form a third well region of a first conductivity type. The third well region may have a doping concentration less than that of the second well region, and has a doping concentration equal or similar to that of the first well region 54. The second semiconductor layer 74 may be the third well region. Therefore, a doping concentration of the first semiconductor layer 70 may be greater than that of the second semiconductor layer 74.
  • In some embodiments of the present invention, the second and third well regions may be formed by in situ doping, not using impurity implantation. For example, the second and third well regions may be doped by implanting impurities while the first and second semiconductor layers 70 and 74 are crystal grown.
  • Referring to FIGS. 7A and 7B, the second semiconductor layer 74 is etched to form a trench region, and a device isolation layer 78 is formed such that it fills the trench region. The device isolation layer 78 may be formed only in the second semiconductor layer 74, or may vertically extend to the first semiconductor layer 70. Therefore, the third well region may be limitedly formed between the device isolation layers 78 and its border may be defined by the device isolation layer 78.
  • Next, a gate insulating layer 80 is formed on the second semiconductor layer 74, and a ground select line, a string select line, and word lines are formed on the gate insulating layer 80 to form the structure illustrated in FIGS. 3A and 3B. Although not shown, a plurality of cell array regions may be formed by repeatedly forming an interlayer insulating layer and a semiconductor layer on the second semiconductor layer 74.
  • To form the device isolation layer 78 in the second semiconductor layer 74, the semiconductor layer 74 may have a sufficient thickness for device isolation. Although not shown, wiring is connected to the semiconductor substrate 50 so as to penetrate the semiconductor layer. When the semiconductor layer is thick, the etching burden may increase. Therefore, the semiconductor layer that the wiring penetrates may be thin. In this respect, a method may be provided of forming the second semiconductor layer 74 only in a region where the wiring is not formed, which will be fully described below.
  • FIGS. 8A through 10A are sectional views taken along the line I-I′ of FIG. 2 for illustrating a nonvolatile memory device and a method of fabricating the same, according to further embodiments of the present invention. FIGS. 8B through 10B are sectional views taken along the line II-II′ of FIG. 2 for illustrating a nonvolatile memory device and a method of fabricating the same, according to further embodiments of the present invention.
  • Referring to FIGS. 8A and 8B, similar to the embodiments discussed above, a first semiconductor layer 70 is formed where a second well region of a first conductivity type is formed. A mold pattern 71 having openings 73 is formed to define an active region. The mold pattern 71 may correspond to a device isolation region. Therefore, the mold pattern 71 may be formed to a sufficient thickness for device isolation. Also, the mold pattern 71 may be formed in a region where wiring connected to the semiconductor substrate 50 is formed.
  • Referring to FIGS. 9A and 9B, a semiconductor layer may be formed on an entire surface of the semiconductor substrate 50 to form a second semiconductor layer 174 so as to fill the openings 73. The second semiconductor layer 174 may be crystal-grown from the first semiconductor layer 70 exposed through the openings 73 to fill the openings 73. Next, impurities are implanted into the second semiconductor layer 174 to form a third well region of a first conductivity type. A border of the third well region may be defined by the mold pattern 71. The third well region may have a doping concentration less than that of the second well region, and have a well concentration equal or similar to the first well region.
  • Referring to FIGS. 10A and 10B, a gate insulating layer 180 is formed on the second semiconductor layer 174, and a ground select line GSL, a string select line SSL, and word lines WLn are formed on the gate insulating layer 180. The mold pattern 71 may correspond to a device isolation layer, and a bottom surface of the device isolation layer may contact an upper surface of the first semiconductor layer 70.
  • In the above described embodiments of the present invention, the second well region may be limitedly formed in the first semiconductor layer 70 such that it is aligned with the active region defined in the second semiconductor layer 74 and 174 by implanting impurities into the first semiconductor layer 70 using the device isolation layer 78 or the mold pattern 71 as an ion implantation mask.
  • FIG. 11 is a cross-sectional view for illustrating a well structure according to some embodiments of the present invention.
  • Referring to FIG. 11, the same well structure as that formed on the semiconductor substrate 50 may be formed on the first semiconductor layer 70. That is, the first semiconductor layer 70 may include a second conductivity type well 70 b and a second well region 70 t of a first conductivity type formed on the second conductivity type well 70 b. The first semiconductor layer 70 may include a plurality of second well regions 70 t of a first conductivity type. The second conductivity type ell 70 b may be formed under the second well regions 70 t or between the second well regions 70 t.
  • Some embodiments of the present invention may be applied to a floating gate type nonvolatile memory device and a charge trap type nonvolatile memory device.
  • FIGS. 12 and 13 are cross-sectional views illustrating structures of a nonvolatile memory device, according to some embodiments of the present invention.
  • Referring to FIG. 12, gate insulating layers of the charge trap type nonvolatile memory device include a stack structure of tunnel insulating layers 60 a and 80 a, charge trap layers 60 b and 80 b, and blocking insulating layers 60 c and 80 c, respectively. Memory cell gate electrodes 162 w and 182 w may be formed on the gate insulating layers to constitute word lines WL, and select gate electrodes 162 s and 182 s are formed on the gate insulating layers to constitute select gate lines SL, respectively.
  • On the other hand, a gate insulating layer 60 of the floating gate type nonvolatile memory device may be a single layer. A gate insulating layer of the word line WL may have a thickness equal to or less than a gate insulating layer of the select gate lines SL.
  • The word line WLn may include a floating gate 362 w, an inter-gate dielectric layer 63 w, and a control gate electrode 462 w. The select line SL may include a lower gate 362 s, an inter-gate insulating layer 63 s, and an upper gate 462 s. A portion of the inter-gate insulating layer 63 s may be removed to connect the lower gate 362 s to the upper gate 462 s.
  • In some embodiments of the present invention, the semiconductor layer formed over the semiconductor substrate may be formed by using epitaxial growth using CVD, crystallization of amorphous silicon using annealing or laser after forming the amorphous silicon, and/or bonding a semiconductor substrate onto an interlayer insulating layer. The semiconductor layer may be thinner than the well formed in the semiconductor substrate and the first semiconductor layer may be thinner than the second semiconductor layer. For example, the depth of the well region formed in the semiconductor substrate may be approximately 6000 Å, the thickness of the first semiconductor layer may be approximately 1000 Å, and the thickness of the second semiconductor layer may be approximately 2000 Å. Also, the semiconductor layer may be formed at a temperature of about 800° C.
  • After forming the semiconductor layer and/or after forming the device isolation layer in the semiconductor layer, semiconductor crystals may be hardened or their crystallization may be improved using thermal or laser annealing.
  • As described above, according to some embodiments of the present invention, because electrical resistances are equal or similar to each other between a semiconductor substrate and a semiconductor layer where cell arrays are formed, a voltage drop associated with the semiconductor layer can be suppressed and sufficient current can be supplied.
  • Also, although the semiconductor layer is not relatively thick, a well resistance can be reduced by increasing a well concentration, and the semiconductor layer can be formed in the same well structure as that of the semiconductor substrate, thereby decreasing dispersion of cell property of a memory device.
  • The above-disclosed subject matter is to be considered illustrative, and not restrictive, and the appended claims are intended to cover all such modifications, enhancements, and other embodiments, which fall within the true spirit and scope of the present invention. Thus, to the maximum extent allowed by law, the scope of the present invention is to be determined by the broadest permissible interpretation of the following claims and their equivalents, and shall not be restricted or limited by the foregoing detailed description.

Claims (30)

1. A nonvolatile memory device, comprising:
a semiconductor substrate having a first well region of a first conductivity type;
at least one semiconductor layer formed on the semiconductor substrate;
a first cell array formed on the semiconductor substrate; and
a second cell array formed on the semiconductor layer;
wherein the semiconductor layer includes a second well region of the first conductivity type having a concentration greater than a concentration of the first well region of the first conductivity type.
2. The nonvolatile memory device of claim 1, wherein the semiconductor layer comprises:
a first semiconductor layer; and
a second semiconductor layer on the first semiconductor layer;
wherein the second well region is formed in the first semiconductor layer, and a third well region of the first conductivity type having a doping concentration equal to or less than that of the second well region is formed in the second semiconductor layer.
3. The nonvolatile memory device of claim 2, wherein the doping concentration of the third well region is approximately equal to the doping concentration of the first well region.
4. The nonvolatile memory device of claim 2, further comprising a second conductivity type well formed in a lower portion of the first semiconductor layer,;
wherein the second well region is formed on the second conductivity type well in the first semiconductor layer.
5. The nonvolatile memory device of claim 4, wherein a plurality of second well regions are formed in the first semiconductor layer; and
the second conductivity type well is formed under the second well regions and between the second well regions to isolate the second well regions from each other.
6. The nonvolatile memory device of claim 2, further comprising a device isolation layer formed in the second semiconductor layer to define an active region;
wherein a border of the third well region is defined by the device isolation layer.
7. The nonvolatile memory device of claim 6, wherein a bottom surface of the device isolation layer contacts a top surface of the first semiconductor layer.
8. The nonvolatile memory device of claim 6, wherein the second well region is aligned with the device isolation layer and formed in the first semiconductor layer under the active region.
9. The nonvolatile memory device of claim 2, wherein a thickness of the first semiconductor layer is less than a thickness of the second semiconductor layer.
10. The nonvolatile memory device of claim 9, wherein a depth of the first well region is greater than a thickness of the semiconductor layer.
11. The nonvolatile memory device of claim 1, wherein a depth of the first well region is greater than a depth of the second well region.
12. The nonvolatile memory device of claim 1, wherein the first and second cell arrays comprise NAND type nonvolatile memory cells.
13. A nonvolatile memory device, comprising:
a semiconductor substrate having a first well region of a first conductivity type;
at least one semiconductor layer formed on the semiconductor substrate and having a second well region of a first conductivity type of which a concentration is higher than a concentration of the first well region of the first conductivity type;
a first device isolation layer formed on the semiconductor substrate to define a plurality of first active regions;
a second device isolation layer formed on the semiconductor layer to define a plurality of second active regions; and
a ground select line, a string select line, and word lines disposed on each of the semiconductor substrate and the semiconductor layer such that they cross over the first active regions and/or the second active regions.
14. The nonvolatile memory device of claim 13, further comprising:
an interlayer insulating layer interposed between the semiconductor layer and the semiconductor substrate; and
a semiconductor plug that penetrates the interlayer insulating layer;
wherein the semiconductor layer is crystal grown from the semiconductor plug.
15. The nonvolatile memory device of claim 13, wherein a depth of the first well region is greater than a depth of the second well region.
16. The nonvolatile memory device of claim 13, wherein the second well region formed in the semiconductor layer is disposed lower than the second device isolation layer and
a third well region of the first conductivity type having a doping concentration less than that of the second well region is formed in the semiconductor layer over the second well region.
17. The nonvolatile memory device of claim 13, further comprising a second conductivity type well region formed under the second well region in the semiconductor layer.
18. The nonvolatile memory device of claim 16, wherein the third well region is formed between the second device isolation layers in the semiconductor layer and a border of the third well region is defined by the second device isolation layers.
19. The nonvolatile memory device of claim 16, wherein the semiconductor layer comprises a first semiconductor layer and a second semiconductor layer on the first semiconductor layer;
wherein the second well region is formed in the first semiconductor layer, and the third well region is formed in the second semiconductor layer.
20. The nonvolatile memory device of claim 19, further comprising a second conductivity type well formed under the second well region in the first semiconductor layer.
21. The nonvolatile memory device of claim 20, wherein a plurality of second well regions are formed in the first semiconductor layer, and the second conductivity type well is formed under the second well regions and interposed between the second well regions to isolate the second well regions from each other.
22. A method of fabricating a nonvolatile memory device, the method comprising:
forming a first well region of a first conductivity type in a semiconductor substrate;
forming an interlayer insulating layer on the semiconductor substrate;
forming a semiconductor layer on the interlayer insulating layer; and
forming a second well region of the first conductivity type in the semiconductor layer;
wherein a doping concentration of the second well region is greater than a doping concentration of the first well region.
23. The method of claim 22, wherein a thickness of the semiconductor layer is less than a depth of the first well region.
24. The method of claim 22, wherein forming of the semiconductor layer comprises:
forming a first semiconductor layer on the interlayer insulating layer; and
forming a second semiconductor layer on the first semiconductor layer;
wherein the second well region is formed in the first semiconductor layer.
25. The method of claim 24, further comprising forming a third well region of the first conductivity type in the second semiconductor layer.
26. The method of claim 25, wherein a doping concentration of the third well region is equal to or less than a doping concentration of the second well region.
27. The method of claim 24, wherein a plurality of the second well regions are formed in the first semiconductor layer, the second well regions are separated from each other by the second conductivity type well.
28. The method of claim 27, wherein a plurality of second well regions are formed in the first semiconductor layer and are isolated from each other by the second conductivity type well region.
29. The method of claim 24, wherein forming the second semiconductor layer comprises forming a mold pattern having an opening to define an active region in the first semiconductor layer;
wherein the semiconductor layer substantially fills the opening.
30. The method of claim 24, further comprising:
patterning the second semiconductor layer to form a trench region defining an active region; and
filling the trench region with an insulating layer to form a device isolation layer.
US11/654,133 2006-10-23 2007-01-17 Multi-layer nonvolatile memory devices and methods of fabricating the same Abandoned US20080108213A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US12/478,538 US7910433B2 (en) 2006-10-23 2009-06-04 Methods of fabricating multi-layer nonvolatile memory devices
US13/049,495 US8258563B2 (en) 2006-10-23 2011-03-16 Multi-layer memory devices

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2006-0103050 2006-10-23
KR1020060103050A KR100766501B1 (en) 2006-10-23 2006-10-23 Multi-layer novolatile memory device and method of fabricating the same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/478,538 Division US7910433B2 (en) 2006-10-23 2009-06-04 Methods of fabricating multi-layer nonvolatile memory devices

Publications (1)

Publication Number Publication Date
US20080108213A1 true US20080108213A1 (en) 2008-05-08

Family

ID=39360224

Family Applications (3)

Application Number Title Priority Date Filing Date
US11/654,133 Abandoned US20080108213A1 (en) 2006-10-23 2007-01-17 Multi-layer nonvolatile memory devices and methods of fabricating the same
US12/478,538 Active US7910433B2 (en) 2006-10-23 2009-06-04 Methods of fabricating multi-layer nonvolatile memory devices
US13/049,495 Active US8258563B2 (en) 2006-10-23 2011-03-16 Multi-layer memory devices

Family Applications After (2)

Application Number Title Priority Date Filing Date
US12/478,538 Active US7910433B2 (en) 2006-10-23 2009-06-04 Methods of fabricating multi-layer nonvolatile memory devices
US13/049,495 Active US8258563B2 (en) 2006-10-23 2011-03-16 Multi-layer memory devices

Country Status (2)

Country Link
US (3) US20080108213A1 (en)
KR (1) KR100766501B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI716774B (en) * 2017-11-24 2021-01-21 台灣積體電路製造股份有限公司 Memory device and method of manufacturing the same

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8482052B2 (en) * 2005-01-03 2013-07-09 Macronix International Co., Ltd. Silicon on insulator and thin film transistor bandgap engineered split gate memory
KR20110001063A (en) * 2009-06-29 2011-01-06 주식회사 하이닉스반도체 Semiconductor device and manufacturing method of the same
KR20110106683A (en) * 2010-03-23 2011-09-29 삼성전자주식회사 Method of manufacturing stacked semiconductor device
JP2012146861A (en) * 2011-01-13 2012-08-02 Toshiba Corp Semiconductor memory device
KR101144443B1 (en) * 2012-03-13 2012-05-10 권의필 Non-volatile memory including multi-layer memory cells and the manufacturing method thereof
JP2014053571A (en) * 2012-09-10 2014-03-20 Toshiba Corp Ferroelectric memory and method of manufacturing the same

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5888853A (en) * 1997-08-01 1999-03-30 Advanced Micro Devices, Inc. Integrated circuit including a graded grain structure for enhanced transistor formation and fabrication method thereof
US20040144979A1 (en) * 2002-10-03 2004-07-29 Arup Bhattacharyya High performance three-dimensional TFT-based CMOS inverters, and computer systems utilizing such novel CMOS inverters
US6841813B2 (en) * 2001-08-13 2005-01-11 Matrix Semiconductor, Inc. TFT mask ROM and method for making same
US20060108627A1 (en) * 2004-11-24 2006-05-25 Samsung Electronics Co., Ltd. NAND flash memory devices including multi-layer memory cell transistor structures and methods of fabricating the same

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH05167080A (en) 1991-12-16 1993-07-02 Fujitsu Ltd Non-volatile semiconductor memory cell
KR100207504B1 (en) * 1996-03-26 1999-07-15 윤종용 Non-volatile memory device, its making method and operating method
KR19990012155A (en) * 1997-07-28 1999-02-25 윤종용 Nonvolatile Memory Device and Manufacturing Method Thereof
JP4670187B2 (en) 2001-06-06 2011-04-13 ソニー株式会社 Nonvolatile semiconductor memory device
JP2005038884A (en) * 2003-07-15 2005-02-10 Toshiba Corp Nonvolatile semiconductor memory device and its manufacturing method
TWI253746B (en) * 2003-10-24 2006-04-21 Fujitsu Ltd Semiconductor device group and method for fabricating the same, and semiconductor device and method for fabricating the same
KR100598107B1 (en) * 2004-09-21 2006-07-07 삼성전자주식회사 Non-volatile memory devices and methods for forming the same
JP4801986B2 (en) * 2005-02-03 2011-10-26 株式会社東芝 Semiconductor memory device
KR100702012B1 (en) * 2005-03-22 2007-03-30 삼성전자주식회사 Srams having buried layer patterns and methods of forming the same
KR100689842B1 (en) * 2006-01-06 2007-03-08 삼성전자주식회사 Memory devices employing ferroelectric layer as information storage elements and methods of fabricating the same

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5888853A (en) * 1997-08-01 1999-03-30 Advanced Micro Devices, Inc. Integrated circuit including a graded grain structure for enhanced transistor formation and fabrication method thereof
US6841813B2 (en) * 2001-08-13 2005-01-11 Matrix Semiconductor, Inc. TFT mask ROM and method for making same
US20040144979A1 (en) * 2002-10-03 2004-07-29 Arup Bhattacharyya High performance three-dimensional TFT-based CMOS inverters, and computer systems utilizing such novel CMOS inverters
US20060108627A1 (en) * 2004-11-24 2006-05-25 Samsung Electronics Co., Ltd. NAND flash memory devices including multi-layer memory cell transistor structures and methods of fabricating the same

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI716774B (en) * 2017-11-24 2021-01-21 台灣積體電路製造股份有限公司 Memory device and method of manufacturing the same

Also Published As

Publication number Publication date
KR100766501B1 (en) 2007-10-15
US20090253257A1 (en) 2009-10-08
US7910433B2 (en) 2011-03-22
US8258563B2 (en) 2012-09-04
US20110163411A1 (en) 2011-07-07

Similar Documents

Publication Publication Date Title
US7875922B2 (en) Nonvolatile semiconductor memory and process of producing the same
US7626228B2 (en) NAND-type non-volatile memory devices having a stacked structure
US8269267B2 (en) Nonvolatile semiconductor memory
US8258563B2 (en) Multi-layer memory devices
US20160027796A1 (en) Semiconductor devices
US10886299B2 (en) Semiconductor memory device and method of manufacturing the same
US7262456B2 (en) Bit line structure and production method thereof
US20080272434A1 (en) Non-volatile memory device and method of manufacturing the same
US7608507B2 (en) NAND flash memory devices and methods of fabricating the same
US20180358370A1 (en) Semiconductor memory device and manufacturing the same
US20090140313A1 (en) Nonvolatile memory devices and methods of forming the same
KR101487746B1 (en) Method of extending 3-dimensional nonvolatile memory device to higher stacking one
WO2015132851A1 (en) Semiconductor device
US8143674B2 (en) Semiconductor devices having resistors
US8021978B2 (en) Methods of fabricating flash memory devices having shared sub active regions
US8193059B2 (en) Bit line structure and method for the production thereof
KR100889087B1 (en) Semiconductor memory device and method of manufacturing semiconductor memory device
JP2013004675A (en) Semiconductor storage device and manufacturing method of the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JANG, YOUNG-CHUL;KIM, KI-NAM;JUNG, SOON-MOON;AND OTHERS;REEL/FRAME:018823/0782

Effective date: 20070104

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION