US20040093111A1 - Overlay registration correction method for multiple product type microelectronic fabrication foundry facility - Google Patents

Overlay registration correction method for multiple product type microelectronic fabrication foundry facility Download PDF

Info

Publication number
US20040093111A1
US20040093111A1 US10/290,925 US29092502A US2004093111A1 US 20040093111 A1 US20040093111 A1 US 20040093111A1 US 29092502 A US29092502 A US 29092502A US 2004093111 A1 US2004093111 A1 US 2004093111A1
Authority
US
United States
Prior art keywords
product
registration correction
overlay registration
alignment tool
microelectronic
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/290,925
Other versions
US6735485B1 (en
Inventor
Wen-Hung Wu
Kun-Pi Cheng
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US10/290,925 priority Critical patent/US6735485B1/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING CO. LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING CO. LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHENG, KUN-PI, WU, WEN-HUNG
Application granted granted Critical
Publication of US6735485B1 publication Critical patent/US6735485B1/en
Publication of US20040093111A1 publication Critical patent/US20040093111A1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/70483Information management; Active and passive control; Testing; Wafer monitoring, e.g. pattern monitoring
    • G03F7/70605Workpiece metrology
    • G03F7/70616Monitoring the printed patterns
    • G03F7/70633Overlay, i.e. relative alignment between patterns printed by separate exposures in different layers, or in the same layer in multiple exposures or stitching
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/70483Information management; Active and passive control; Testing; Wafer monitoring, e.g. pattern monitoring
    • G03F7/70491Information management, e.g. software; Active and passive control, e.g. details of controlling exposure processes or exposure tool monitoring processes
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05BCONTROL OR REGULATING SYSTEMS IN GENERAL; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS OR ELEMENTS
    • G05B2219/00Program-control systems
    • G05B2219/30Nc systems
    • G05B2219/50Machine tool, machine tool null till machine tool work handling
    • G05B2219/50151Orient, translate, align workpiece to fit position assumed in program

Definitions

  • the present invention relates generally to overlay registration correction methods employed for fabricating microelectronic products. More particularly, the present invention relates to efficient overlay registration correction methods employed for fabricating microelectronic products.
  • microelectronic product fabrication art common in the microelectronic product fabrication art is the fabrication of multiple microelectronic product types or multiple families of microelectronic product types in a single microelectronic product fabrication facility.
  • Such pooling of microelectronic product types for fabrication within a single microelectronic product fabrication facility is particularly common in semiconductor product fabrication.
  • fabrication facilities having pooled therein multiple microelectronic product types are often referred to as “foundry” facilities.
  • Photomask overlay registration correction provides for proper alignment of successive layers when fabricating a microelectronic product.
  • a first object of the invention is to provide a method for controlling overlay registration when fabricating a microelectronic product within a microelectronic product fabrication facility.
  • a second object of the invention is to provide a method in accord with the first object of the invention, wherein the microelectronic product fabrication facility is a foundry facility.
  • the invention provides a method for determining an overlay registration correction for a microelectronic product fabricated within a foundry facility.
  • the method first provides a foundry facility having fabricated therein a plurality of microelectronic product types.
  • the method also provides for determining for a single microelectronic product type within the plurality of microelectronic product types, and with respect to a specific alignment tool within the foundry facility, a first average historic overlay registration correction for a first pre-determined number of product lots of the single microelectronic product type previously aligned within the specific alignment tool.
  • the method also provides for determining with respect to the specific alignment tool a second average historic overlay registration correction for a second pre-determined number of product lots of any product type previously aligned within the specific alignment tool.
  • an overlay registration correction for the new product lot is determined as a sum of: (1) an overlay registration correction for an immediately preceding layer within the new product lot; (2) a first factor derived from the first average historic overlay registration correction; and (3) a second factor derived from the second average historic overlay registration correction.
  • the present invention provides a method for controlling overlay registration when fabricating a microelectronic product within a microelectronic product fabrication facility, wherein the microelectronic product fabrication facility is a foundry facility.
  • the present invention realizes the foregoing object within the context of a foundry facility having fabricated therein a plurality of microelectronic product types, including a single microelectronic product type within the plurality of microelectronic product types.
  • the invention provides for: (1) determining for the single microelectronic product type within the plurality of microelectronic product types, and with respect to a specific alignment tool within the foundry facility, a first average historic overlay registration correction for a first predetermined number of product lots of the single microelectronic product type previously aligned within the specific alignment tool; and (2) determining with respect to the specific alignment tool a second average historic overlay registration correction for a second pre-determined number of product lots of any product type previously aligned within the specific alignment tool.
  • an overlay registration correction for the new product lot may be determined as a sum of: (1) an overlay registration correction for an immediately preceding layer within the new product lot; (2) a first factor derived from the first average historic overlay registration correction; and (3) a second factor derived from the second average historic overlay registration correction.
  • FIG. 1 shows a schematic process flow diagram illustrating a series of process steps in accord with a preferred embodiment of the invention.
  • the present invention provides a method for controlling overlay registration when fabricating a microelectronic product within a microelectronic product fabrication facility, wherein the microelectronic product fabrication facility is a foundry facility.
  • the present invention realizes the foregoing object within the context of a foundry facility having fabricated therein a plurality of microelectronic product types, including a single microelectronic product type within the plurality of microelectronic product types.
  • the invention provides for: (1) determining for the single microelectronic product type within the plurality of microelectronic product types, and with respect to a specific alignment tool within the foundry facility, a first average historic overlay registration correction for a first predetermined number of product lots of the single microelectronic product type previously aligned within the specific alignment tool; and (2) determining with respect to the specific alignment tool a second average historic overlay registration correction for a second pre-determined number of product lots of any product type previously aligned within the specific alignment tool.
  • an overlay registration correction for the new product lot may be determined as a sum of: (1) an overlay registration correction for an immediately preceding layer within the new product lot; (2) a first factor derived from the first average historic overlay registration correction; and (3) a second factor derived from the second average historic overlay registration correction.
  • FIG. 1 shows a schematic process flow diagram illustrating a series of process steps in accord with a preferred embodiment of the invention.
  • the invention first provides a foundry facility having fabricated therein a plurality of microelectronic product types.
  • the invention may be employed within the context of foundry facilities employed for fabricating microelectronic products including but not limited to integrated circuit products (including in particular semiconductor products), ceramic substrate products and optoelectronic products.
  • the plurality of microelectronic product types may be classified and distinguished within the context of any of several microelectronic product design or fabrication characteristics, including but not limited to logic product design characteristics, memory product design characteristics, embedded product design characteristics, microelectronic structure areal density characteristics and microelectronic structure linewidth characteristics. More particularly, the plurality of microelectronic product types is classified and distinguished within the invention within the context of microelectronic structure linewidth characteristics. Typical microelectronic structure linewidth characteristic distinctions may include, but are not limited to line-widths encompassing at least 0.09, 0.13 and 0.18 micron minimum linewidths.
  • the invention provides for a determination for a single microelectronic product type within the plurality of microelectronic product types, and with respect to a specific alignment tool within the foundry facility, of a first average historic overlay registration correction for a first pre-determined number of product lots of the single microelectronic product type (and preferably of a single alignment level within the microelectronic product type) previously aligned within the specific alignment tool.
  • the specific alignment tool will typically be a photolithographic stepper or a photolithographic scanner, although the invention is not necessarily limited to only photolithographic alignment tools or those specific types of photolithographic alignment tools.
  • the first pre-determined number of product lots is at minimum 2, and preferably from about 3 to about 5.
  • the first pre-determined number of product lots will typically also comprise the chronologically most recent product lots of the single microelectronic product type previously aligned within the specific alignment tool.
  • typical values for the first average historic overlay registration correction are generally in a range of +/ ⁇ 0.04 microns.
  • the invention provides for determining with respect to the specific alignment tool a second average historic overlay registration correction for a second pre-determined number of product lots of any product type previously aligned within the specific alignment tool.
  • the second pre-determined number of product lots is also typically at least 2 and more preferably from about 3 to about 5. Similarly, the second pre-determined number of product lots is typically also a chronologically most recent number of product lots. Typically, the second average historic overlay registration correction will also be in a range of from about +/ ⁇ 0.04 microns for a microelectronic product having a minimum linewidth of about 0.13 microns.
  • the invention provides for introducing a new product lot of the single product type into the foundry facility and aligning the new product lot (or more specifically aligning the single alignment level of the new product lot) within the specific alignment tool for which the first average historic overlay registration correction and the second average historic overlay registration correction have been determined.
  • an overlay registration correction for the new product lot within the specific alignment tool is determined as a sum of: (1) an overlay registration correction for an immediately preceding layer within the new product lot (if an immediately preceding layer exists within the new product lot); (2) a first factor derived from the first average historic overlay registration correction; and (3) a second factor derived from the second average historic overlay registration correction.
  • the first factor and the second factor are typically numeric factors which are intended to allow for a comparative weighting of the first average historic overlay registration correction and the second average historic overlay registration correction when determining an overlay registration correction for the new product lot introduced into the foundry facility.
  • each of the first factor and the second factor will be in a range of from about 0 to about 1.0. More preferably, each of the first factor and the second factor is from about 1 to about 1.0.
  • the method of the invention provides for optimizing an overlay registration correction for a specific layer within a new product lot introduced into a foundry facility by including within the overlay registration correction: (1) a first factor derived from a first average historic overlay registration correction component which relates to product type overlay registration correction considerations; and (2) a second factor derived from a second average historic overlay registration correction component which relates to alignment tool variability overlay registration correction considerations.

Abstract

A method for determining an overlay registration correction for a new product lot of a microelectronic product type with respect to a specific alignment tool within a foundry facility first provides for determining: (1) a first average historic overlay registration correction for historic product lots of the new product lot type with respect to the specific alignment tool; and (2) a second average historic overlay registration correction with respect to product lots of any product type with respect to the specific alignment tool. The overlay registration correction is determined as the sum of: (1) an overlay registration correction for an immediately preceding layer within the new product lot, if present; (2) a factor derived from the first average historic overlay registration correction; and (3) a factor derived from the second average historic overlay registration correction.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates generally to overlay registration correction methods employed for fabricating microelectronic products. More particularly, the present invention relates to efficient overlay registration correction methods employed for fabricating microelectronic products. [0002]
  • 2. Description of the Related Art [0003]
  • Common in the microelectronic product fabrication art is the fabrication of multiple microelectronic product types or multiple families of microelectronic product types in a single microelectronic product fabrication facility. Such pooling of microelectronic product types for fabrication within a single microelectronic product fabrication facility is particularly common in semiconductor product fabrication. Within the context of at least semiconductor product fabrication, fabrication facilities having pooled therein multiple microelectronic product types are often referred to as “foundry” facilities. [0004]
  • While the use of foundry facilities provides for enhanced capacity utilization and thus enhanced manufacturing efficiency when fabricating microelectronic products, the use of foundry facilities is nonetheless not entirely without problems when fabricating microelectronic products. [0005]
  • In that regard, since foundry facilities are often employed for fabricating limited lot number quantities of large numbers of varied product types, it is often difficult to effectively predict and correct for tooling, process and design related variations which invariably arise incident to fabricating microelectronic products within foundry facilities. A particularly significant tooling, process and design related variation which arises incident to microelectronic product fabrication is a photomask overlay registration correction. Photomask overlay registration correction provides for proper alignment of successive layers when fabricating a microelectronic product. [0006]
  • It is thus desirable to provide within foundry facilities effective methods for providing proper photomask overlay registration. [0007]
  • It is towards the foregoing object that the present invention is directed. [0008]
  • Various methods for controlling and correcting overlay registration have been disclosed in the microelectronic product fabrication art. [0009]
  • Included but not limiting among the methods are methods disclosed within: (1) Ausschnitt et al., in U.S. Pat. No. 5,877,861 (a method for minimizing overlay registration error in cross-boundary stepping applications within which fields within successive levels within a microelectronic product straddle boundaries of fields within lower levels of the microelectronic product); (2) Cresswell et al., in U.S. Pat. No. 5,923,041 (an overlay registration measurement method which provides self correcting capabilities); and (3) Toprac et al., in U.S. Pat. No. 6,405,096 (an overlay registration method which provides enhanced microelectronic product overlay registration run-to-run control). [0010]
  • The teachings of each of the foregoing references are incorporated herein fully by reference. [0011]
  • Desirable in the microelectronic product fabrication art are additional methods for providing enhanced overlay registration control when fabricating microelectronic products, particularly within microelectronic product fabrication foundry facilities. [0012]
  • It is towards the foregoing object that the present invention is directed. [0013]
  • SUMMARY OF THE INVENTION
  • A first object of the invention is to provide a method for controlling overlay registration when fabricating a microelectronic product within a microelectronic product fabrication facility. [0014]
  • A second object of the invention is to provide a method in accord with the first object of the invention, wherein the microelectronic product fabrication facility is a foundry facility. [0015]
  • In accord with the objects of the invention, the invention provides a method for determining an overlay registration correction for a microelectronic product fabricated within a foundry facility. [0016]
  • The method first provides a foundry facility having fabricated therein a plurality of microelectronic product types. The method also provides for determining for a single microelectronic product type within the plurality of microelectronic product types, and with respect to a specific alignment tool within the foundry facility, a first average historic overlay registration correction for a first pre-determined number of product lots of the single microelectronic product type previously aligned within the specific alignment tool. The method also provides for determining with respect to the specific alignment tool a second average historic overlay registration correction for a second pre-determined number of product lots of any product type previously aligned within the specific alignment tool. Finally, the method provides for introducing a new product lot of the single product type into the foundry facility and aligning the new product lot within the specific alignment tool. Within the method, an overlay registration correction for the new product lot is determined as a sum of: (1) an overlay registration correction for an immediately preceding layer within the new product lot; (2) a first factor derived from the first average historic overlay registration correction; and (3) a second factor derived from the second average historic overlay registration correction. [0017]
  • The present invention provides a method for controlling overlay registration when fabricating a microelectronic product within a microelectronic product fabrication facility, wherein the microelectronic product fabrication facility is a foundry facility. [0018]
  • The present invention realizes the foregoing object within the context of a foundry facility having fabricated therein a plurality of microelectronic product types, including a single microelectronic product type within the plurality of microelectronic product types. The invention provides for: (1) determining for the single microelectronic product type within the plurality of microelectronic product types, and with respect to a specific alignment tool within the foundry facility, a first average historic overlay registration correction for a first predetermined number of product lots of the single microelectronic product type previously aligned within the specific alignment tool; and (2) determining with respect to the specific alignment tool a second average historic overlay registration correction for a second pre-determined number of product lots of any product type previously aligned within the specific alignment tool. Thus, within the invention, upon introducing a new product lot of the single product type into the foundry facility and aligning the new product lot within the specific alignment tool, an overlay registration correction for the new product lot may be determined as a sum of: (1) an overlay registration correction for an immediately preceding layer within the new product lot; (2) a first factor derived from the first average historic overlay registration correction; and (3) a second factor derived from the second average historic overlay registration correction. [0019]
  • BRIEF DESCRIPTION OF THE DRAWING
  • The objects, features and advantages of the invention are understood within the context of the Description of the Preferred Embodiment, as set forth below. The Description of the Preferred Embodiment is understood within the context of the accompanying drawings, which form a material part of this disclosure, wherein: [0020]
  • FIG. 1 shows a schematic process flow diagram illustrating a series of process steps in accord with a preferred embodiment of the invention.[0021]
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • The present invention provides a method for controlling overlay registration when fabricating a microelectronic product within a microelectronic product fabrication facility, wherein the microelectronic product fabrication facility is a foundry facility. [0022]
  • The present invention realizes the foregoing object within the context of a foundry facility having fabricated therein a plurality of microelectronic product types, including a single microelectronic product type within the plurality of microelectronic product types. The invention provides for: (1) determining for the single microelectronic product type within the plurality of microelectronic product types, and with respect to a specific alignment tool within the foundry facility, a first average historic overlay registration correction for a first predetermined number of product lots of the single microelectronic product type previously aligned within the specific alignment tool; and (2) determining with respect to the specific alignment tool a second average historic overlay registration correction for a second pre-determined number of product lots of any product type previously aligned within the specific alignment tool. Thus, within the invention, upon introducing a new product lot of the single product type into the foundry facility and aligning the new product lot within the specific alignment tool, an overlay registration correction for the new product lot may be determined as a sum of: (1) an overlay registration correction for an immediately preceding layer within the new product lot; (2) a first factor derived from the first average historic overlay registration correction; and (3) a second factor derived from the second average historic overlay registration correction. [0023]
  • FIG. 1 shows a schematic process flow diagram illustrating a series of process steps in accord with a preferred embodiment of the invention. [0024]
  • In accord with the process step which corresponds with [0025] reference numeral 10, the invention first provides a foundry facility having fabricated therein a plurality of microelectronic product types.
  • The invention may be employed within the context of foundry facilities employed for fabricating microelectronic products including but not limited to integrated circuit products (including in particular semiconductor products), ceramic substrate products and optoelectronic products. [0026]
  • Within the invention, the plurality of microelectronic product types may be classified and distinguished within the context of any of several microelectronic product design or fabrication characteristics, including but not limited to logic product design characteristics, memory product design characteristics, embedded product design characteristics, microelectronic structure areal density characteristics and microelectronic structure linewidth characteristics. More particularly, the plurality of microelectronic product types is classified and distinguished within the invention within the context of microelectronic structure linewidth characteristics. Typical microelectronic structure linewidth characteristic distinctions may include, but are not limited to line-widths encompassing at least 0.09, 0.13 and 0.18 micron minimum linewidths. [0027]
  • Referring again to FIG. 1, and in accord with the block which corresponds with [0028] reference numeral 20, the invention provides for a determination for a single microelectronic product type within the plurality of microelectronic product types, and with respect to a specific alignment tool within the foundry facility, of a first average historic overlay registration correction for a first pre-determined number of product lots of the single microelectronic product type (and preferably of a single alignment level within the microelectronic product type) previously aligned within the specific alignment tool.
  • Within the invention, the specific alignment tool will typically be a photolithographic stepper or a photolithographic scanner, although the invention is not necessarily limited to only photolithographic alignment tools or those specific types of photolithographic alignment tools. [0029]
  • Within the invention, the first pre-determined number of product lots is at minimum 2, and preferably from about 3 to about 5. The first pre-determined number of product lots will typically also comprise the chronologically most recent product lots of the single microelectronic product type previously aligned within the specific alignment tool. [0030]
  • Within the invention and within the context of a microelectronic product having a minimum linewidth of about 0.13 microns, typical values for the first average historic overlay registration correction are generally in a range of +/−0.04 microns. [0031]
  • Referring again to FIG. 1 and in accord with the block which corresponds with [0032] reference numeral 30, the invention provides for determining with respect to the specific alignment tool a second average historic overlay registration correction for a second pre-determined number of product lots of any product type previously aligned within the specific alignment tool.
  • Within the invention, the second pre-determined number of product lots is also typically at least 2 and more preferably from about 3 to about 5. Similarly, the second pre-determined number of product lots is typically also a chronologically most recent number of product lots. Typically, the second average historic overlay registration correction will also be in a range of from about +/−0.04 microns for a microelectronic product having a minimum linewidth of about 0.13 microns. [0033]
  • Referring finally again to FIG. 1, and in accord with the block which corresponds with [0034] reference numeral 40, the invention provides for introducing a new product lot of the single product type into the foundry facility and aligning the new product lot (or more specifically aligning the single alignment level of the new product lot) within the specific alignment tool for which the first average historic overlay registration correction and the second average historic overlay registration correction have been determined. Within the invention, an overlay registration correction for the new product lot within the specific alignment tool is determined as a sum of: (1) an overlay registration correction for an immediately preceding layer within the new product lot (if an immediately preceding layer exists within the new product lot); (2) a first factor derived from the first average historic overlay registration correction; and (3) a second factor derived from the second average historic overlay registration correction.
  • Within the invention, the first factor and the second factor are typically numeric factors which are intended to allow for a comparative weighting of the first average historic overlay registration correction and the second average historic overlay registration correction when determining an overlay registration correction for the new product lot introduced into the foundry facility. Typically each of the first factor and the second factor will be in a range of from about 0 to about 1.0. More preferably, each of the first factor and the second factor is from about 1 to about 1.0. [0035]
  • As is understood by a person skilled in the art, the method of the invention provides for optimizing an overlay registration correction for a specific layer within a new product lot introduced into a foundry facility by including within the overlay registration correction: (1) a first factor derived from a first average historic overlay registration correction component which relates to product type overlay registration correction considerations; and (2) a second factor derived from a second average historic overlay registration correction component which relates to alignment tool variability overlay registration correction considerations. [0036]
  • The preferred embodiment of the invention is illustrative of the invention rather than limiting of the invention. Revisions and modifications may be made to parameters and limits within the preferred embodiment of the invention while still providing a method in accord with the present invention, further in accord with the accompanying claims. [0037]

Claims (19)

What is claimed is:
1. A method for determining an overlay registration correction for a microelectronic product fabricated within a foundry facility comprising:
providing a foundry facility having fabricated therein a plurality of microelectronic product types;
determining for a single microelectronic product type within the plurality of microelectronic product types, and with respect to a specific alignment tool within the foundry facility, a first average historic overlay registration correction for a first predetermined number of product lots of the single microelectronic product type previously aligned within the specific alignment tool;
determining with respect to the specific alignment tool a second average historic overlay registration correction for a second pre-determined number of product lots of any product type previously aligned within the specific alignment tool;
introducing a new product lot of the single product type into the foundry facility and aligning the new product lot within the specific alignment tool, wherein an overlay registration correction for the new product lot is determined as a sum of:
an overlay registration correction for an immediately preceding layer within the new product lot, if present;
a first factor derived from the first average historic overlay registration correction; and
a second factor derived from the second average historic overlay registration correction.
2. The method of claim 1 wherein the plurality of microelectronic product types comprises integrated circuit products.
3. The method of claim 1 wherein the plurality of microelectronic product types comprises ceramic substrate products.
4. The method of claim 1 wherein the plurality of microelectronic product types comprises optoelectronic products.
5. The method of claim 1 wherein the plurality of microelectronic product types is defined with respect to differences in linewidth.
6. The method of claim 1 wherein the first pre-determined number is at least 2.
7. The method of claim 1 wherein the first pre-determined number is from about 2 to about 5.
8. The method of claim 1 wherein the second pre-determined number is at least 2.
9. The method of claim 1 wherein the second pre-determined number is from about 2 to about 5.
10. The method of claim 1 wherein the specific alignment tool is selected from the group consisting of a stepper and a scanner.
11. The method of claim 1 wherein each of the first factor and the second factor is a numeric factor in a range from about 0 to about 1.0.
12. A method for determining an overlay registration correction for a semiconductor product fabricated within a semiconductor foundry facility comprising:
providing a semiconductor foundry facility having fabricated therein a plurality of semiconductor product types;
determining for a single semiconductor product type within the plurality of semiconductor product types, and with respect to a specific alignment tool within the semiconductor foundry facility, a first average historic overlay registration correction for a first pre-determined number of product lots of the single semiconductor product type previously aligned within the specific alignment tool;
determining with respect to the specific alignment tool a second average historic overlay registration correction for a second pre-determined number of product lots of any semiconductor product type previously aligned within the specific alignment tool;
introducing a new product lot of the single semiconductor product type into the foundry facility and aligning the new product lot within the specific alignment tool, wherein an overlay registration correction for the new product lot is determined as a sum of:
an overlay registration correction for an immediately preceding layer within the new product lot, if present;
a first factor derived from the first average historic overlay registration correction; and
a second factor derived from the second average historic overlay registration correction.
13. The method of claim 12 wherein the plurality of semiconductor product types is defined with respect to differences in linewidth.
14. The method of claim 12 wherein the first pre-determined number is at least 2.
15. The method of claim 12 wherein the first pre-determined number is from about 2 to about 5.
16. The method of claim 12 wherein the second pre-determined number is at least 2.
17. The method of claim 12 wherein the second pre-determined number is from about 2 to about 5.
18. The method of claim 12 wherein the specific alignment tool is selected from the group consisting of a stepper and a scanner.
19. The method of claim 12 wherein each of the first factor and the second factor is a numeric factor in a range of from about 0 to about 1.0.
US10/290,925 2002-11-08 2002-11-08 Overlay registration correction method for multiple product type microelectronic fabrication foundry facility Expired - Fee Related US6735485B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/290,925 US6735485B1 (en) 2002-11-08 2002-11-08 Overlay registration correction method for multiple product type microelectronic fabrication foundry facility

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/290,925 US6735485B1 (en) 2002-11-08 2002-11-08 Overlay registration correction method for multiple product type microelectronic fabrication foundry facility

Publications (2)

Publication Number Publication Date
US6735485B1 US6735485B1 (en) 2004-05-11
US20040093111A1 true US20040093111A1 (en) 2004-05-13

Family

ID=32229151

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/290,925 Expired - Fee Related US6735485B1 (en) 2002-11-08 2002-11-08 Overlay registration correction method for multiple product type microelectronic fabrication foundry facility

Country Status (1)

Country Link
US (1) US6735485B1 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI266154B (en) * 2004-09-21 2006-11-11 Promos Technologies Inc Method and system for determining lithography overlay offsets
TW200941010A (en) * 2008-03-24 2009-10-01 Promos Technologies Inc Method and system for processing test wafer in photolithography process

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5216257A (en) * 1990-07-09 1993-06-01 Brueck Steven R J Method and apparatus for alignment and overlay of submicron lithographic features
US5877861A (en) * 1997-11-14 1999-03-02 International Business Machines Corporation Method for overlay control system
US5923041A (en) * 1995-02-03 1999-07-13 Us Commerce Overlay target and measurement procedure to enable self-correction for wafer-induced tool-induced shift by imaging sensor means
US6177330B1 (en) * 1997-09-26 2001-01-23 Mitsubishi Denki Kabushiki Kaisha Method for correcting alignment, method for manufacturing a semiconductor device and a semiconductor device
US6309944B1 (en) * 2000-05-26 2001-10-30 Taiwan Semiconductor Manufacturing Company Overlay matching method which eliminates alignment induced errors and optimizes lens matching
US6374396B1 (en) * 1998-12-04 2002-04-16 Micron Technology, Inc. Correction of field effects in photolithography
US6405096B1 (en) * 1999-08-10 2002-06-11 Advanced Micro Devices, Inc. Method and apparatus for run-to-run controlling of overlay registration
US6407814B1 (en) * 1997-09-26 2002-06-18 Mitsubishi Denki Kabushiki Kaisha Method for correcting alignment, method for manufacturing a semiconductor device and a semiconductor device
US6436595B1 (en) * 2001-02-08 2002-08-20 International Business Machines Corporation Method of aligning lithographically printed product layers using non-zero overlay targets
US20020192577A1 (en) * 2001-06-15 2002-12-19 Bernard Fay Automated overlay metrology system
US6531374B2 (en) * 2001-08-10 2003-03-11 Taiwan Semiconductor Manufacturing Co., Ltd Overlay shift correction for the deposition of epitaxial silicon layer and post-epitaxial silicon layers in a semiconductor device
US6586143B1 (en) * 2000-07-19 2003-07-01 Chartered Semiconductor Manufacturing Ltd. Accurate wafer patterning method for mass production
US6613589B2 (en) * 2001-04-06 2003-09-02 Koninklijke Philips Electronics N.V. Method for improving substrate alignment

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5216257A (en) * 1990-07-09 1993-06-01 Brueck Steven R J Method and apparatus for alignment and overlay of submicron lithographic features
US5923041A (en) * 1995-02-03 1999-07-13 Us Commerce Overlay target and measurement procedure to enable self-correction for wafer-induced tool-induced shift by imaging sensor means
US6177330B1 (en) * 1997-09-26 2001-01-23 Mitsubishi Denki Kabushiki Kaisha Method for correcting alignment, method for manufacturing a semiconductor device and a semiconductor device
US6407814B1 (en) * 1997-09-26 2002-06-18 Mitsubishi Denki Kabushiki Kaisha Method for correcting alignment, method for manufacturing a semiconductor device and a semiconductor device
US5877861A (en) * 1997-11-14 1999-03-02 International Business Machines Corporation Method for overlay control system
US6374396B1 (en) * 1998-12-04 2002-04-16 Micron Technology, Inc. Correction of field effects in photolithography
US6405096B1 (en) * 1999-08-10 2002-06-11 Advanced Micro Devices, Inc. Method and apparatus for run-to-run controlling of overlay registration
US6309944B1 (en) * 2000-05-26 2001-10-30 Taiwan Semiconductor Manufacturing Company Overlay matching method which eliminates alignment induced errors and optimizes lens matching
US6586143B1 (en) * 2000-07-19 2003-07-01 Chartered Semiconductor Manufacturing Ltd. Accurate wafer patterning method for mass production
US6436595B1 (en) * 2001-02-08 2002-08-20 International Business Machines Corporation Method of aligning lithographically printed product layers using non-zero overlay targets
US6613589B2 (en) * 2001-04-06 2003-09-02 Koninklijke Philips Electronics N.V. Method for improving substrate alignment
US20020192577A1 (en) * 2001-06-15 2002-12-19 Bernard Fay Automated overlay metrology system
US6531374B2 (en) * 2001-08-10 2003-03-11 Taiwan Semiconductor Manufacturing Co., Ltd Overlay shift correction for the deposition of epitaxial silicon layer and post-epitaxial silicon layers in a semiconductor device

Also Published As

Publication number Publication date
US6735485B1 (en) 2004-05-11

Similar Documents

Publication Publication Date Title
KR100475937B1 (en) Method for estimating yield of intergrated circuit device
KR101069932B1 (en) Dynamic metrology sampling methods
US6748280B1 (en) Semiconductor run-to-run control system with state and model parameter estimation
US7783375B2 (en) Dynamic metrology schemes and sampling schemes for advanced process control in semiconductor processing
KR100311077B1 (en) Lots dispatching method of variably arranging processing equipment and/or process condition in succeding process according to result of proceeding process and apparatus for the same
US20120029856A1 (en) Method and system for providing process tool correctables
JP2004512691A (en) Method and apparatus for an embedded process control framework in a tool system
WO2002009170A2 (en) Method and apparatus for performing final critical dimension control
US6892106B2 (en) Balancing work release based on both demand and supply variables
US20120215490A1 (en) Method for using real-time apc information for an enhanced lot sampling engine
US6092031A (en) Alignment correction method and semiconductor device
JP2003506899A (en) Method and apparatus for performing run-to-run control in a batch manufacturing environment
US6735485B1 (en) Overlay registration correction method for multiple product type microelectronic fabrication foundry facility
US6947803B1 (en) Dispatch and/or disposition of material based upon an expected parameter result
US7130762B2 (en) Method and system for handling substrates in a production line including a cluster tool and a metrology tool
Wood Cost and cycle time performance of fabs based on integrated single-wafer processing
US6909933B2 (en) Method, device, computer-readable memory and computer program element for the computer-aided monitoring and controlling of a manufacturing process
WO2003096130A1 (en) Semiconductor run-to-run control system with state and model parameter estimation
US6570643B1 (en) Semiconductor device, manufacturing method thereof and semiconductor manufacturing system
US6979522B2 (en) Method for exposing at least one or at least two semiconductor wafers
US7720559B1 (en) Dynamic tool scheduling based upon defects
US20040139414A1 (en) Integrated circuit pattern designing method, exposure mask manufacturing method, exposure mask, and integrated circuit device manufacturing method
US20050043839A1 (en) Manufacturing process developing method
Conway et al. Improving overlay control through proper use of multilevel query APC
US7715941B1 (en) Method and apparatus for scheduling a plurality of processing tools

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO. LTD., TAIWA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WU, WEN-HUNG;CHENG, KUN-PI;REEL/FRAME:013488/0186

Effective date: 20020911

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20160511