US20020098605A1 - Automated variation of stepper exposure dose based upon across wafer variations in device characteristics, and system for accomplishing same - Google Patents
Automated variation of stepper exposure dose based upon across wafer variations in device characteristics, and system for accomplishing same Download PDFInfo
- Publication number
- US20020098605A1 US20020098605A1 US10/094,117 US9411702A US2002098605A1 US 20020098605 A1 US20020098605 A1 US 20020098605A1 US 9411702 A US9411702 A US 9411702A US 2002098605 A1 US2002098605 A1 US 2002098605A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- stepper
- electrical performance
- controller
- regions
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/70—Microphotolithographic exposure; Apparatus therefor
- G03F7/70483—Information management; Active and passive control; Testing; Wafer monitoring, e.g. pattern monitoring
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/20—Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
Definitions
- This invention relates generally to semiconductor fabrication technology, and, more particularly, to an automated method of varying stepper exposure dose across the surface of a wafer based upon across wafer variations in device characteristics, and a system for accomplishing same.
- an illustrative field effect transistor 10 may be formed above a surface 15 of a semiconducting substrate or wafer 11 , such as doped-silicon.
- the substrate 11 may be doped with either N-type or P-type dopant materials.
- the transistor 10 may have a doped-polycrystalline silicon (polysilicon) gate electrode 14 formed above a gate insulation layer 16 .
- the gate electrode 14 and the gate insulation layer 16 may be separated from doped source/drain regions 22 of the transistor 10 by a dielectric sidewall spacer 20 .
- the source/drain regions 22 for the transistor 10 may be formed by performing one or more ion implantation processes to introduce dopant atoms, e.g., arsenic or phosphorous for NMOS devices, boron for PMOS devices, into the substrate 11 .
- Shallow trench isolation regions 18 may be provided to isolate the transistor 10 electrically from neighboring semiconductor devices, such as other transistors (not shown).
- a channel region 17 will be established in the substrate 11 between the source/drain regions 22 .
- electrons will flow between the source/drain regions 22 in the channel region 17 .
- the distance between the source/drain regions 22 is generally referred to as the “channel length” of the transistor 10 , and it approximately corresponds to the length 27 of the gate electrode 14 .
- Channel length determines several performance characteristics of the transistor 10 , such as drive current (I d ), leakage currents, switching speed, etc.
- a plurality of die 13 are fabricated above a surface 15 of a substrate or wafer 11 .
- the die 13 are separated by scribe lines 21 .
- Each of the die 13 contains many thousands of the transistors 10 .
- one or more illustrative test structures 23 such as a test transistor 29 , are formed in the scribe lines 21 at various locations across the surface 15 of the wafer 11 .
- various process layers that are normally formed above the test structure 23 e.g., conductive lines and conductive contacts formed in layers of insulating material, have been omitted.
- a plurality of such illustrative test transistors 29 are subjected to one or more electrical performance tests at various points during the process of forming a completed integrated circuit device on each die 13 .
- the drive current of one or more of the test transistors 29 may be measured.
- the test transistors 29 are assumed to be representative of the transistors fabricated in the production die 13 . Based upon such measurements, predictions may be made as to the performance characteristics of the completed integrated circuit devices formed on the die 13 . For example, the measured drive current of one or more of the test transistors 29 may be used to predict the overall operating speed of completed integrated circuit devices.
- the wafer 11 may be considered to be comprised of multiple arbitrarily-defined regions, e.g., a center region 31 , a middle region 33 , and an edge region 35 , in which integrated circuit devices formed therein share similar performance characteristics.
- the precise boundaries and shapes of these various regions are difficult to define.
- the center region 31 may be defined by an outer radius 41 that is approximately one-third of a radius 43 of an active area 19 .
- the middle region 33 may be defined by an outer radius 45 that is approximately two-thirds of the radius 43 of the active area 19 and an inner radius that corresponds to the outer radius 41 of the center region 31 .
- the edge region 35 may be defined by the outer radius 43 and the inner radius 45 .
- the depicted regions 31 , 33 and 35 are depicted as having a generally circular or annular ring shape, in practice, they may be of any shape, e.g., oval, toroidal, etc., depending upon the results of the electrical testing.
- the electrical characteristics, e.g., drive current (I d ), of the transistors 10 tend to vary across the surface 15 of the wafer 11 .
- the transistors 10 fabricated in the edge region 35 of the wafer 11 tend to have smaller drive currents (“edge-cold”) as compared to the transistors 10 fabricated in other regions of the wafer, e.g., the center region 31 .
- the wafer 11 tends to exhibit certain across wafer performance characteristic “signatures,” like producing the transistors 10 with reduced drive currents in the edge region 35 of the wafer 11 .
- These across wafer performance variations may be a result of a variety of processing events. For example, such variations may be due to variations in manufactured gate lengths 27 across the surface of the wafer 11 . Alternatively, these performance variations may be due to variations in the results of anneal processes performed on the transistors 10 fabricated in the edge region 35 of the wafer 11 as compared to, for example, the impact of such anneal processes on the transistors 10 fabricated in the center region 31 . These variations may also be due to the inherent nature of fabricating the transistors 10 on the edge region 35 of the wafer 11 , or they may be due to the particular processing tools used to fabricate the transistors 10 on the wafer 11 .
- the present invention is directed to solving, or at least reducing the effects of, some or all of the aforementioned problems.
- the present invention is directed to a novel method of fabricating integrated circuit devices, and a system for accomplishing same.
- the method comprises determining at least one electrical performance characteristic of a plurality of semiconductor devices formed above at least one semiconducting substrate, providing the determined electrical performance characteristics to a controller that determines, based upon the determined electrical characteristics, across-substrate variations in an exposure dose of a stepper exposure process to be performed on at least one subsequently processed substrate, and performing the stepper exposure process comprised of the across-substrate variations in exposure dose on the subsequently processed substrates.
- the exposure dose may be varied on a flash-by-flash basis to compensate for deficiencies in device performance as reflected by the electrical tests.
- the system comprises a metrology tool for determining an electrical performance characteristic of a plurality of semiconductor devices formed above at least one substrate, a controller that determines, based upon the determined electrical performance characteristics, across-substrate variations in an exposure dose of a stepper exposure process to be performed on subsequently processed substrates, and a stepper tool that performs the stepper exposure process comprised of the across-substrate variations in exposure dose on the subsequently processed substrates.
- FIG. 1 is a cross-sectional view of an illustrative prior art transistor
- FIG. 2 is a top view of an illustrative wafer having a plurality of die formed thereabove;
- FIG. 3 is a cross-sectional side view of a portion of the wafer showing a test transistor fabricated in a scribe line of the wafer;
- FIG. 4 depicts an illustrative embodiment of a system in accordance with the present invention.
- FIG. 5 is a flowchart depicting one illustrative embodiment of the present invention.
- the present invention is directed to an automated method and system for varying stepper exposure dose to compensate for variations in across wafer device performance.
- the present method is applicable to a variety of technologies, e.g., NMOS, PMOS, CMOS, etc., is readily applicable to a variety of devices, including, but not limited to, logic devices, memory devices, etc.
- test structures 23 e.g., test transistor structures 29
- the scribe lines 21 are lines used to separate the individual die 13 on the wafer 11 .
- the wafer 11 will be sawed along the scribe lines 21 , resulting in individual die or chips that will eventually be packaged and sold.
- a variety of different types of test structures may be formed in the scribe lines 21 to allow testing of various electrical characteristics of the structure. These tests are performed based upon the assumption that these test structures are representative of, or at least may be used to predict, the electrical characteristics of corresponding structures fabricated on the production die 13 .
- test structures 23 there may be several electrical performance tests performed on the test structures 23 , production devices, e.g., transistors, resistors, etc., fabricated on a production die, and/or on completed integrated circuit devices formed on each die 13 .
- the test structures 23 e.g., the test transistors 29 , fabricated in the scribe lines 21 of the wafer 11 may be subjected to one or more testing procedures. For example, the drive current of such test transistors 29 may be measured.
- test transistor 29 may again be tested for a variety of electrical characteristics. Later yet, after the die 13 are separated, i.e., by sawing along the scribe lines 21 , the completed integrated circuit devices on the die 13 may be subject to further testing to confirm certain device performance characteristics, e.g., drive current, power consumption, etc.
- test structures 23 are formed at various locations across the surface 15 of the wafer 11 .
- the number, location and type of the test structures 23 fabricated across the wafer 11 may be varied as a matter of design choice.
- These test structures 23 are analyzed at various points during the production process in an attempt to obtain information about the performance characteristics of the actual production devices, e.g., transistors and/or completed integrated circuit devices, being formed on each die 13 . Accordingly, multiple test transistors 29 may be tested to predict the performance of production transistors, and thus the performance of the integrated circuit device, e.g., microprocessor, being fabricated on each die 13 .
- the results of testing the various test structures 29 may be analyzed to determine certain regions of the wafer that share certain device performance characteristics. For example, such testing may lead to the conclusion that devices fabricated in the edge region 35 of the wafer 11 tend to have relatively high drive currents. From this information, a signature profile of the wafer 11 may be established wherein various regions of the wafer 11 are observed to have devices with similar performance characteristics.
- Photolithography is one process used in manufacturing semiconducting devices. In general, photolithography involves the process of developing a pattern or mask in a layer of photoresist material that is desired to be transferred to an underlying layer of material, e.g., a layer of polysilicon that is to be patterned to define a plurality of gate electrodes 14 .
- This may be accomplished by initially depositing a layer of photoresist above a previously formed process layer, e.g., a layer of polysilicon, that is desired to be patterned, and exposing the layer of photoresist to a light source in a stepper tool (not shown). This is accomplished by initially making a reticle or photomask having the desired pattern, as is known in the art. Thereafter, the wafer 11 , with the layer of photoresist, is positioned in the stepper, and selected portions of the layer of photoresist are exposed to a light source in the stepper as it moves or “steps” across the wafer 11 .
- a previously formed process layer e.g., a layer of polysilicon
- the stepper may expose multiple die 13 on a single flash, e.g., using a 2 ⁇ 1 or a 2 ⁇ 2 reticle.
- the process is carried out until select portions of the photoresist positioned above all of the die 13 on the wafer 11 has been exposed.
- the exposed layer of photoresist is then developed, whereby the pattern in the photomask is reflected in the layer of photoresist.
- the underlying process layer is then patterned using known etching techniques and the developed photoresist layer and a mask.
- additional processes such as ion implantation processes, are performed to form millions of transistors 10 in each of the production die 13 , and to form multiple test structures 23 , e.g., the test transistors 29 , in the scribe lines 21 of the wafer 11 .
- FIG. 4 An illustrative system 50 in accordance with one illustrative embodiment of the present invention is depicted in FIG. 4. As shown therein, the system 50 is comprised of a metrology tool 52 , a controller 56 , and a stepper tool 54 . Although a single metrology tool 52 is depicted in FIG. 4, more than one metrology tool 52 may be employed with the present invention.
- the metrology tool 52 may be any type of tool useful for measuring a performance characteristic of a semiconductor device, such as a test transistor structure, a production device, e.g., a transistor, resistor, etc., on a production die, or a completed integrated circuit device. That is, one or more metrology tools 52 may be used to determine or measure device characteristics on a plurality of the test structures 29 , production devices within a die, or completed integrated circuit devices formed on the die 13 .
- the metrology tool 52 may be used to measure or determine a variety of characteristics of the semiconductor device.
- the metrology tool 52 may be used to measure or determine characteristics such as the drive current (I d ) of NMOS and PMOS transistors, the resistivity of source/drain regions, and, in CMOS technology, the ratio of drive currents for NMOS devices and PMOS devices (I dn+ /I dp+ ).
- I dn+ /I dp+ it has been found that one exemplary target value for that parameter, at least for producing microprocessors at AMD, is approximately 2. Variations from that number tends to produce adverse results.
- CMOS devices tend to exhibit higher leakage currents than would be desirable. Lower values for this ratio also produce devices that exhibit high leakage. Leakage current may be minimized by a specific optimal I dn+ /I dp+ ratio that is characteristic of the transistor and the device design.
- the results of these tests obtained by the metrology tool 52 are then fed back to the controller 56 .
- the controller 56 may be used to modify or control the exposure dose of the stepper tool 54 when it is used to expose subsequently processed wafers 11 . That is, the exposure dose of the stepper tool 54 may be adjusted based upon the measured performance characteristics of the test structures 23 and/or the completed integrated circuit devices formed on the die 13 . The adjustment to the stepper tool 54 exposure dose may be varied on a flash-by-flash basis as the tool steps across the wafer 11 .
- a signature characteristic of the wafer 11 may be established based upon the results of the testing of the test structures 23 and/or completed integrated circuit devices. That is, the determined performance characteristics may lead to the identification of various regions of the wafer 11 , e.g., the edge region 35 , the middle region 33 , and/or the center region 31 , wherein devices exhibit similar performance characteristics.
- the identification of the regions may be based upon a variety of test characteristics, e.g., drive current, source/drain resistivity, etc. For example, regions may be identified by establishing an acceptable value, or range of values, for the tested characteristic, and identifying devices that fall below, within or above the acceptable range. The number of regions identified and the shape of those regions are matters of judgment to be determined by the appropriate process engineer based upon sound engineering judgment.
- This type of testing or characterization may be performed on any desired number of wafers 11 .
- the testing may be performed on all of the wafers 11 in one or more lots, or on a representative number of the wafers 11 in a given lot, and these test results may then be used to vary the exposure dose of the stepper tool 54 on subsequent wafers 11 .
- more than one lot of wafers may be analyzed until such time as the process engineer has achieved a sufficiently high degree of confidence that the testing accurately reflects across-wafer variations in device characteristics of the devices fabricated using a particular process flow.
- the metrology tool 52 may be any type of device useful for measuring the desired characteristic of the devices formed above the wafer 11 .
- an HP 4071 Parametric type tool may be used to measure a drive current of the devices
- an Electroglas 4080X automatic prober type tool may be used to measure the resistivity of the source/drain regions of the devices.
- Other types of metrology tools 52 known to those skilled in the art may also be used to measure of determine these characteristics, or other desirable characteristics.
- the controller 56 is a computer programmed with software to implement the functions described herein. Moreover, the functions described for the controller 56 may be performed by one or more controllers spread through the system.
- the controller 56 may be a fab level controller that is used to control processing operations throughout all or a portion of a semiconductor manufacturing facility.
- the controller 56 may be a lower level computer that controls only portions or cells of the manufacturing facility.
- the controller 56 may be a stand-alone device, or it may reside on the metrology tool 52 or the stepper tool 54 .
- a hardware controller (not shown) designed to implement the particular functions may also be used.
- An exemplary software system capable of being adapted to perform the functions of the controller 56 , as described, is the Catalyst system offered by KLA Tencor, Inc.
- the Catalyst system uses Semiconductor Equipment and Materials International (SEMI) Computer Integrated Manufacturing (CIM) Framework compliant system technologies, and is based on the Advanced Process Control (APC) Framework.
- SEMI Semiconductor Equipment and Materials International
- CIM Computer Integrated Manufacturing
- API Advanced Process Control
- CIM SEMI E81-0699—Provisional Specification for CIM Framework Domain Architecture
- APC SEMI E93-0999—Provisional Specification for CIM Framework Advanced Process Control Component
- electrical performance characteristics of a number of the test structures 23 and/or completed integrated circuit devices are determined by the metrology tool 52 . These measurements may be made on a number of such devices formed above the wafer 11 . Alternatively, these measurements may be made on a selected number of devices within each region of interest of the wafer 11 , e.g., the regions 31 , 33 or 35 . Of course, it is not required that the devices from every region be analyzed. For example, only two regions, e.g., regions 31 and 35 , may be of interest. Moreover, although not depicted in the drawings, the wafer 11 may be divided into only two regions.
- test structures 23 and/or completed integrated circuit devices analyzed will be a matter of design choice, however, a sufficient number of tests should be performed so as to provide a relatively high degree of confidence that the determined characteristics are representative of devices fabricated within each region or across the wafer 11 .
- nine of the test transistors 29 may be analyzed in each of the regions 31 , 33 and 35 . The greater the number of test transistors 29 analyzed, the more likely the results will accurately represent the characteristics of the devices formed in that region.
- the results obtained or sensed by the metrology tool (or tools) 52 may be provided to the controller 56 .
- the controller 56 determines if the exposure dose of the stepper tool 54 needs to be changed to compensate for variations in device performance across the surface 15 of the wafer 11 . Thereafter, additional wafers are subjected to the stepper process in the appropriate region of the wafer 11 using the newly determined stepper exposure dose.
- the revised stepper process may be performed on other wafers in the same lot or on wafers in additional lots.
- the testing indicates that devices fabricated in the edge region 35 of the wafer 11 are not as fast as devices fabricated in other regions, e.g., the middle region 33 , or otherwise fail to meet desired performance characteristics.
- the exposure dose of the stepper process to be performed on devices fabricated in the edge region 35 of subsequent wafers may be varied to compensate for the performance deficiencies of the devices in the edge region 35 , as indicated by the previous tests. That is, irrespective of the cause of the sub-standard performance of devices, the exposure dose of the stepper process used to expose the die 13 in the identified region is adjusted to compensate for the performance deficiencies.
- the exposure energy may be increased for the die 13 in that area in an effort to compensate for the performance deficiencies.
- the critical dimension (“CD”) of the gate electrode 14 for transistors formed in the affected region will be reduced, thereby increasing the operating speed of the device.
- the exposure dose used in patterning gate electrodes 14 in the middle region 33 may be reduced, resulting in large gate CDs.
- Adjustments to the stepper process may be performed on a flash-by-flash basis. As the stepper advances across the wafer 11 , the exposure dose of flashes performed in the edge region 35 of the device may be increased relative to the exposure dose used on devices in the middle region 33 of the wafer 11 . That is, through use of the present invention, the across wafer exposure dose of the stepper process may be varied based upon the results of various performance tests such that the across wafer variation in device performance is reduced or eliminated.
- test structures 23 e.g., the test transistors 29 , and/or completed integrated circuit devices fabricated across the surface of previously processed wafers, and, based upon that information, varying the exposure dose of the stepper process across the surface of subsequently processed wafers.
- the present invention is directed to a novel method of fabricating integrated circuit devices, and a system for accomplishing same.
- One illustrative embodiment of the method disclosed herein is depicted in flowchart form in FIG. 5.
- the method comprises determining at least one electrical performance characteristic of a plurality of semiconductor devices formed above at least one semiconducting substrate, as indicated at block 60 , and providing the determined electrical performance characteristics to a controller that determines, based upon the determined electrical characteristics, across-substrate variations in an exposure dose of a stepper exposure process to be performed on at least one subsequently processed substrate, as set forth in block 62 .
- the method further comprises performing the stepper exposure process comprised of the across-substrate variations in exposure dose on the subsequently processed substrates, as recited in block 64 .
- the system disclosed herein comprises a metrology tool for determining an electrical performance characteristic of a plurality of semiconductor devices formed above at least one substrate, a controller that determines, based upon the determined electrical performance characteristics, across-substrate variations in an exposure dose of a stepper exposure process to be performed on subsequently processed substrates, and a stepper tool that performs the stepper exposure process comprised of the across-substrate variations in exposure dose on the subsequently processed substrates.
Abstract
Description
- 1. Field of the Invention
- This invention relates generally to semiconductor fabrication technology, and, more particularly, to an automated method of varying stepper exposure dose across the surface of a wafer based upon across wafer variations in device characteristics, and a system for accomplishing same.
- 2. Description of the Related Art
- There is a constant drive within the semiconductor industry to increase the operating speed of integrated circuit devices, e.g., microprocessors, memory devices, and the like. This drive is fueled by consumer demands for computers and electronic devices that operate at increasingly greater speeds. This demand for increased speed has resulted in a continual reduction in the size of semiconductor devices, e.g., transistors. That is, many components of a typical field effect transistor (FET), e.g., channel length, junction depths, gate insulation thickness, and the like, are reduced. For example, all other things being equal, the smaller the channel length of the transistor, the faster the transistor will operate. Thus, there is a constant drive to reduce the size, or scale, of the components of a typical transistor to increase the overall speed of the transistor, as well as integrated circuit devices incorporating such transistors.
- By way of background, an illustrative
field effect transistor 10, as shown in FIG. 1, may be formed above asurface 15 of a semiconducting substrate orwafer 11, such as doped-silicon. Thesubstrate 11 may be doped with either N-type or P-type dopant materials. Thetransistor 10 may have a doped-polycrystalline silicon (polysilicon)gate electrode 14 formed above agate insulation layer 16. Thegate electrode 14 and thegate insulation layer 16 may be separated from doped source/drain regions 22 of thetransistor 10 by adielectric sidewall spacer 20. The source/drain regions 22 for thetransistor 10 may be formed by performing one or more ion implantation processes to introduce dopant atoms, e.g., arsenic or phosphorous for NMOS devices, boron for PMOS devices, into thesubstrate 11. Shallowtrench isolation regions 18 may be provided to isolate thetransistor 10 electrically from neighboring semiconductor devices, such as other transistors (not shown). - When the
transistor 10 is operational, i.e., when it is turned “ON” by applying an appropriate voltage to thegate electrode 14, achannel region 17, indicated by dashed lines, will be established in thesubstrate 11 between the source/drain regions 22. During operation, electrons will flow between the source/drain regions 22 in thechannel region 17. The distance between the source/drain regions 22 is generally referred to as the “channel length” of thetransistor 10, and it approximately corresponds to thelength 27 of thegate electrode 14. Channel length, at least in part, determines several performance characteristics of thetransistor 10, such as drive current (Id), leakage currents, switching speed, etc. - As further background, as shown in FIGS. 2 and 3, a plurality of die13 are fabricated above a
surface 15 of a substrate orwafer 11. The die 13 are separated byscribe lines 21. Each of the die 13 contains many thousands of thetransistors 10. As shown in FIG. 3, one or moreillustrative test structures 23, such as atest transistor 29, are formed in thescribe lines 21 at various locations across thesurface 15 of thewafer 11. For purposes of clarity, various process layers that are normally formed above thetest structure 23, e.g., conductive lines and conductive contacts formed in layers of insulating material, have been omitted. - A plurality of such
illustrative test transistors 29 are subjected to one or more electrical performance tests at various points during the process of forming a completed integrated circuit device on eachdie 13. For example, after an initial metal contact layer is formed, thereby allowing electrical coupling to thetest transistor 29 by probing, the drive current of one or more of thetest transistors 29 may be measured. Thetest transistors 29 are assumed to be representative of the transistors fabricated in the production die 13. Based upon such measurements, predictions may be made as to the performance characteristics of the completed integrated circuit devices formed on the die 13. For example, the measured drive current of one or more of thetest transistors 29 may be used to predict the overall operating speed of completed integrated circuit devices. - Based upon the results of various electrical performance tests on the
test structures 23 and/or completed integrated circuit devices, thewafer 11 may be considered to be comprised of multiple arbitrarily-defined regions, e.g., acenter region 31, amiddle region 33, and anedge region 35, in which integrated circuit devices formed therein share similar performance characteristics. The precise boundaries and shapes of these various regions are difficult to define. For example, thecenter region 31 may be defined by anouter radius 41 that is approximately one-third of aradius 43 of anactive area 19. Themiddle region 33 may be defined by anouter radius 45 that is approximately two-thirds of theradius 43 of theactive area 19 and an inner radius that corresponds to theouter radius 41 of thecenter region 31. Theedge region 35 may be defined by theouter radius 43 and theinner radius 45. Although the depictedregions - Based upon experience, the electrical characteristics, e.g., drive current (Id), of the
transistors 10 tend to vary across thesurface 15 of thewafer 11. For example, thetransistors 10 fabricated in theedge region 35 of thewafer 11 tend to have smaller drive currents (“edge-cold”) as compared to thetransistors 10 fabricated in other regions of the wafer, e.g., thecenter region 31. Stated another way, thewafer 11 tends to exhibit certain across wafer performance characteristic “signatures,” like producing thetransistors 10 with reduced drive currents in theedge region 35 of thewafer 11. - These across wafer performance variations may be a result of a variety of processing events. For example, such variations may be due to variations in manufactured
gate lengths 27 across the surface of thewafer 11. Alternatively, these performance variations may be due to variations in the results of anneal processes performed on thetransistors 10 fabricated in theedge region 35 of thewafer 11 as compared to, for example, the impact of such anneal processes on thetransistors 10 fabricated in thecenter region 31. These variations may also be due to the inherent nature of fabricating thetransistors 10 on theedge region 35 of thewafer 11, or they may be due to the particular processing tools used to fabricate thetransistors 10 on thewafer 11. - Irrespective of the cause of such across wafer variations, such variations tend to be problematic in that the manufacturing operations are not as efficient as would otherwise be desired. For example, if it is desired to fabricate a certain number of high speed devices, additional wafers may have to be processed due to the fact that a certain number of devices manufactured in the
center region 31 of thewafer 11 may have less than desirable performance characteristics, i.e., the operating speed of such transistors may be too slow. Thus, there is a need for an automated method and system of fabricating integrated circuit devices wherein variations in across wafer performance characteristics are reduced or eliminated. - The present invention is directed to solving, or at least reducing the effects of, some or all of the aforementioned problems.
- The present invention is directed to a novel method of fabricating integrated circuit devices, and a system for accomplishing same. In one illustrative embodiment, the method comprises determining at least one electrical performance characteristic of a plurality of semiconductor devices formed above at least one semiconducting substrate, providing the determined electrical performance characteristics to a controller that determines, based upon the determined electrical characteristics, across-substrate variations in an exposure dose of a stepper exposure process to be performed on at least one subsequently processed substrate, and performing the stepper exposure process comprised of the across-substrate variations in exposure dose on the subsequently processed substrates. Through use of the present invention, the exposure dose may be varied on a flash-by-flash basis to compensate for deficiencies in device performance as reflected by the electrical tests.
- In one embodiment, the system comprises a metrology tool for determining an electrical performance characteristic of a plurality of semiconductor devices formed above at least one substrate, a controller that determines, based upon the determined electrical performance characteristics, across-substrate variations in an exposure dose of a stepper exposure process to be performed on subsequently processed substrates, and a stepper tool that performs the stepper exposure process comprised of the across-substrate variations in exposure dose on the subsequently processed substrates.
- The invention may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
- FIG. 1 is a cross-sectional view of an illustrative prior art transistor;
- FIG. 2 is a top view of an illustrative wafer having a plurality of die formed thereabove;
- FIG. 3 is a cross-sectional side view of a portion of the wafer showing a test transistor fabricated in a scribe line of the wafer;
- FIG. 4 depicts an illustrative embodiment of a system in accordance with the present invention; and
- FIG. 5 is a flowchart depicting one illustrative embodiment of the present invention.
- While the invention is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
- Illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
- The present invention will now be described with reference to the attached figures. Although the various regions and structures of a semiconductor device are depicted in the drawings as having very precise, sharp configurations and profiles, those skilled in the art recognize that, in reality, these regions and structures are not as precise as indicated in the drawings. Additionally, the relative sizes of the various features and doped regions depicted in the drawings may be exaggerated or reduced as compared to the size of those features or regions on fabricated devices. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present invention.
- In general, the present invention is directed to an automated method and system for varying stepper exposure dose to compensate for variations in across wafer device performance. As will be readily apparent to those skilled in the art upon a complete reading of the present application, the present method is applicable to a variety of technologies, e.g., NMOS, PMOS, CMOS, etc., is readily applicable to a variety of devices, including, but not limited to, logic devices, memory devices, etc.
- In semiconductor manufacturing operations,
multiple test structures 23, e.g.,test transistor structures 29, are formed in the scribe lines 21 of thewafer 11. In general, the scribe lines 21 are lines used to separate theindividual die 13 on thewafer 11. Ultimately, thewafer 11 will be sawed along the scribe lines 21, resulting in individual die or chips that will eventually be packaged and sold. A variety of different types of test structures may be formed in the scribe lines 21 to allow testing of various electrical characteristics of the structure. These tests are performed based upon the assumption that these test structures are representative of, or at least may be used to predict, the electrical characteristics of corresponding structures fabricated on the production die 13. - During the course of manufacturing integrated circuit devices, there may be several electrical performance tests performed on the
test structures 23, production devices, e.g., transistors, resistors, etc., fabricated on a production die, and/or on completed integrated circuit devices formed on each die 13. For example, after the first metal layer (not shown) is formed, i.e., after conductive contacts (not shown) are formed that contact the underlying semiconductor device, i.e., so-called “contacts,” thetest structures 23, e.g., thetest transistors 29, fabricated in the scribe lines 21 of thewafer 11 may be subjected to one or more testing procedures. For example, the drive current ofsuch test transistors 29 may be measured. Later, after full metallization, i.e., after the formation of the integrated circuit devices on the die 13 are complete, thetest transistor 29 may again be tested for a variety of electrical characteristics. Later yet, after the die 13 are separated, i.e., by sawing along the scribe lines 21, the completed integrated circuit devices on the die 13 may be subject to further testing to confirm certain device performance characteristics, e.g., drive current, power consumption, etc. - Given the desire and need to maximize device performance and production yields, many
such test structures 23 are formed at various locations across thesurface 15 of thewafer 11. The number, location and type of thetest structures 23 fabricated across thewafer 11 may be varied as a matter of design choice. Thesetest structures 23 are analyzed at various points during the production process in an attempt to obtain information about the performance characteristics of the actual production devices, e.g., transistors and/or completed integrated circuit devices, being formed on each die 13. Accordingly,multiple test transistors 29 may be tested to predict the performance of production transistors, and thus the performance of the integrated circuit device, e.g., microprocessor, being fabricated on each die 13. Moreover, the results of testing thevarious test structures 29 may be analyzed to determine certain regions of the wafer that share certain device performance characteristics. For example, such testing may lead to the conclusion that devices fabricated in theedge region 35 of thewafer 11 tend to have relatively high drive currents. From this information, a signature profile of thewafer 11 may be established wherein various regions of thewafer 11 are observed to have devices with similar performance characteristics. - Semiconductor manufacturing generally involves multiple processes whereby layers of material are formed above a substrate, and portions of those layers are selectively removed until such time as a completed device is formed. Photolithography is one process used in manufacturing semiconducting devices. In general, photolithography involves the process of developing a pattern or mask in a layer of photoresist material that is desired to be transferred to an underlying layer of material, e.g., a layer of polysilicon that is to be patterned to define a plurality of
gate electrodes 14. - This may be accomplished by initially depositing a layer of photoresist above a previously formed process layer, e.g., a layer of polysilicon, that is desired to be patterned, and exposing the layer of photoresist to a light source in a stepper tool (not shown). This is accomplished by initially making a reticle or photomask having the desired pattern, as is known in the art. Thereafter, the
wafer 11, with the layer of photoresist, is positioned in the stepper, and selected portions of the layer of photoresist are exposed to a light source in the stepper as it moves or “steps” across thewafer 11. In some cases, the stepper may expose multiple die 13 on a single flash, e.g., using a 2×1 or a 2×2 reticle. In any event, the process is carried out until select portions of the photoresist positioned above all of the die 13 on thewafer 11 has been exposed. The exposed layer of photoresist is then developed, whereby the pattern in the photomask is reflected in the layer of photoresist. Thereafter, the underlying process layer is then patterned using known etching techniques and the developed photoresist layer and a mask. Ultimately, additional processes, such as ion implantation processes, are performed to form millions oftransistors 10 in each of the production die 13, and to formmultiple test structures 23, e.g., thetest transistors 29, in the scribe lines 21 of thewafer 11. - An
illustrative system 50 in accordance with one illustrative embodiment of the present invention is depicted in FIG. 4. As shown therein, thesystem 50 is comprised of ametrology tool 52, acontroller 56, and astepper tool 54. Although asingle metrology tool 52 is depicted in FIG. 4, more than onemetrology tool 52 may be employed with the present invention. Themetrology tool 52 may be any type of tool useful for measuring a performance characteristic of a semiconductor device, such as a test transistor structure, a production device, e.g., a transistor, resistor, etc., on a production die, or a completed integrated circuit device. That is, one ormore metrology tools 52 may be used to determine or measure device characteristics on a plurality of thetest structures 29, production devices within a die, or completed integrated circuit devices formed on thedie 13. - The
metrology tool 52 may be used to measure or determine a variety of characteristics of the semiconductor device. For example, themetrology tool 52 may be used to measure or determine characteristics such as the drive current (Id) of NMOS and PMOS transistors, the resistivity of source/drain regions, and, in CMOS technology, the ratio of drive currents for NMOS devices and PMOS devices (Idn+/Idp+). With respect to the last performance characteristic, Idn+/Idp+, it has been found that one exemplary target value for that parameter, at least for producing microprocessors at AMD, is approximately 2. Variations from that number tends to produce adverse results. For example, as the ratio increases above 2, CMOS devices tend to exhibit higher leakage currents than would be desirable. Lower values for this ratio also produce devices that exhibit high leakage. Leakage current may be minimized by a specific optimal Idn+/Idp+ ratio that is characteristic of the transistor and the device design. - In one embodiment, the results of these tests obtained by the
metrology tool 52 are then fed back to thecontroller 56. In turn, thecontroller 56 may be used to modify or control the exposure dose of thestepper tool 54 when it is used to expose subsequently processedwafers 11. That is, the exposure dose of thestepper tool 54 may be adjusted based upon the measured performance characteristics of thetest structures 23 and/or the completed integrated circuit devices formed on thedie 13. The adjustment to thestepper tool 54 exposure dose may be varied on a flash-by-flash basis as the tool steps across thewafer 11. - In another illustrative embodiment, a signature characteristic of the
wafer 11 may be established based upon the results of the testing of thetest structures 23 and/or completed integrated circuit devices. That is, the determined performance characteristics may lead to the identification of various regions of thewafer 11, e.g., theedge region 35, themiddle region 33, and/or thecenter region 31, wherein devices exhibit similar performance characteristics. The identification of the regions may be based upon a variety of test characteristics, e.g., drive current, source/drain resistivity, etc. For example, regions may be identified by establishing an acceptable value, or range of values, for the tested characteristic, and identifying devices that fall below, within or above the acceptable range. The number of regions identified and the shape of those regions are matters of judgment to be determined by the appropriate process engineer based upon sound engineering judgment. - This type of testing or characterization may be performed on any desired number of
wafers 11. For example, the testing may be performed on all of thewafers 11 in one or more lots, or on a representative number of thewafers 11 in a given lot, and these test results may then be used to vary the exposure dose of thestepper tool 54 onsubsequent wafers 11. Additionally, more than one lot of wafers may be analyzed until such time as the process engineer has achieved a sufficiently high degree of confidence that the testing accurately reflects across-wafer variations in device characteristics of the devices fabricated using a particular process flow. - The
metrology tool 52 may be any type of device useful for measuring the desired characteristic of the devices formed above thewafer 11. For example, an HP 4071 Parametric type tool may be used to measure a drive current of the devices, or an Electroglas 4080X automatic prober type tool may be used to measure the resistivity of the source/drain regions of the devices. Other types ofmetrology tools 52 known to those skilled in the art may also be used to measure of determine these characteristics, or other desirable characteristics. - In the illustrated embodiment, the
controller 56 is a computer programmed with software to implement the functions described herein. Moreover, the functions described for thecontroller 56 may be performed by one or more controllers spread through the system. For example, thecontroller 56 may be a fab level controller that is used to control processing operations throughout all or a portion of a semiconductor manufacturing facility. Alternatively, thecontroller 56 may be a lower level computer that controls only portions or cells of the manufacturing facility. Moreover, thecontroller 56 may be a stand-alone device, or it may reside on themetrology tool 52 or thestepper tool 54. However, as will be appreciated by those of ordinary skill in the art, a hardware controller (not shown) designed to implement the particular functions may also be used. - Portions of the invention and corresponding detailed description are presented in terms of software, or algorithms and symbolic representations of operations on data bits within a computer memory. These descriptions and representations are the ones by which those of ordinary skill in the art effectively convey the substance of their work to others of ordinary skill in the art. An algorithm, as the term is used here, and as it is used generally, is conceived to be a self-consistent sequence of steps leading to a desired result. The steps are those requiring physical manipulations of physical quantities. Usually, though not necessarily, these quantities take the form of optical, electrical, or magnetic signals capable of being stored, transferred, combined, compared, and otherwise manipulated. It has proven convenient at times, principally for reasons of common usage, to refer to these signals as bits, values, elements, symbols, characters, terms, numbers, or the like.
- It should be borne in mind, however, that all of these and similar terms are to be associated with the appropriate physical quantities and are merely convenient labels applied to these quantities. Unless specifically stated otherwise, or as is apparent from the discussion, terms such as “processing” or “computing” or “calculating” or “determining” or “displaying” or the like, refer to the actions and processes of a computer system, or similar electronic computing device, that manipulates and transforms data represented as physical, electronic quantities within the computer system's registers and memories into other data similarly represented as physical quantities within the computer system memories or registers or other such information storage, transmission or display devices.
- An exemplary software system capable of being adapted to perform the functions of the
controller 56, as described, is the Catalyst system offered by KLA Tencor, Inc. The Catalyst system uses Semiconductor Equipment and Materials International (SEMI) Computer Integrated Manufacturing (CIM) Framework compliant system technologies, and is based on the Advanced Process Control (APC) Framework. CIM (SEMI E81-0699—Provisional Specification for CIM Framework Domain Architecture) and APC (SEMI E93-0999—Provisional Specification for CIM Framework Advanced Process Control Component) specifications are publicly available from SEMI. - The operation of the
illustrative system 50 will now be described. Initially, electrical performance characteristics of a number of thetest structures 23 and/or completed integrated circuit devices are determined by themetrology tool 52. These measurements may be made on a number of such devices formed above thewafer 11. Alternatively, these measurements may be made on a selected number of devices within each region of interest of thewafer 11, e.g., theregions regions wafer 11 may be divided into only two regions. - The precise number of the
test structures 23 and/or completed integrated circuit devices analyzed will be a matter of design choice, however, a sufficient number of tests should be performed so as to provide a relatively high degree of confidence that the determined characteristics are representative of devices fabricated within each region or across thewafer 11. For example, nine of thetest transistors 29 may be analyzed in each of theregions test transistors 29 analyzed, the more likely the results will accurately represent the characteristics of the devices formed in that region. - The results obtained or sensed by the metrology tool (or tools)52 may be provided to the
controller 56. Thecontroller 56 then determines if the exposure dose of thestepper tool 54 needs to be changed to compensate for variations in device performance across thesurface 15 of thewafer 11. Thereafter, additional wafers are subjected to the stepper process in the appropriate region of thewafer 11 using the newly determined stepper exposure dose. The revised stepper process may be performed on other wafers in the same lot or on wafers in additional lots. - For example, it may be that the testing indicates that devices fabricated in the
edge region 35 of thewafer 11 are not as fast as devices fabricated in other regions, e.g., themiddle region 33, or otherwise fail to meet desired performance characteristics. In that situation, the exposure dose of the stepper process to be performed on devices fabricated in theedge region 35 of subsequent wafers may be varied to compensate for the performance deficiencies of the devices in theedge region 35, as indicated by the previous tests. That is, irrespective of the cause of the sub-standard performance of devices, the exposure dose of the stepper process used to expose the die 13 in the identified region is adjusted to compensate for the performance deficiencies. For example, if it is determined, based upon the various electrical tests described above, that production transistors in theedge region 35 of thewafer 11 perform at sub-standard levels, i.e., if the switching speeds are slower than a targeted value, then, for subsequently processed wafers, the exposure energy may be increased for the die 13 in that area in an effort to compensate for the performance deficiencies. By increasing the exposure dose of the stepper, the critical dimension (“CD”) of thegate electrode 14 for transistors formed in the affected region will be reduced, thereby increasing the operating speed of the device. Similarly, if devices in themiddle region 33 exhibit an unacceptably high leakage current, e.g., due togate lengths 27 being too small, then the exposure dose used inpatterning gate electrodes 14 in themiddle region 33 may be reduced, resulting in large gate CDs. - Adjustments to the stepper process may be performed on a flash-by-flash basis. As the stepper advances across the
wafer 11, the exposure dose of flashes performed in theedge region 35 of the device may be increased relative to the exposure dose used on devices in themiddle region 33 of thewafer 11. That is, through use of the present invention, the across wafer exposure dose of the stepper process may be varied based upon the results of various performance tests such that the across wafer variation in device performance is reduced or eliminated. This may be accomplished by a feedback of tested electrical characteristics of thetest structures 23, e.g., thetest transistors 29, and/or completed integrated circuit devices fabricated across the surface of previously processed wafers, and, based upon that information, varying the exposure dose of the stepper process across the surface of subsequently processed wafers. - The present invention is directed to a novel method of fabricating integrated circuit devices, and a system for accomplishing same. One illustrative embodiment of the method disclosed herein is depicted in flowchart form in FIG. 5. As shown therein, the method comprises determining at least one electrical performance characteristic of a plurality of semiconductor devices formed above at least one semiconducting substrate, as indicated at
block 60, and providing the determined electrical performance characteristics to a controller that determines, based upon the determined electrical characteristics, across-substrate variations in an exposure dose of a stepper exposure process to be performed on at least one subsequently processed substrate, as set forth inblock 62. The method further comprises performing the stepper exposure process comprised of the across-substrate variations in exposure dose on the subsequently processed substrates, as recited inblock 64. - In one illustrative embodiment, the system disclosed herein comprises a metrology tool for determining an electrical performance characteristic of a plurality of semiconductor devices formed above at least one substrate, a controller that determines, based upon the determined electrical performance characteristics, across-substrate variations in an exposure dose of a stepper exposure process to be performed on subsequently processed substrates, and a stepper tool that performs the stepper exposure process comprised of the across-substrate variations in exposure dose on the subsequently processed substrates.
- The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Accordingly, the protection sought herein is as set forth in the claims below.
Claims (30)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/094,117 US6784001B2 (en) | 2001-01-22 | 2002-03-08 | Automated variation of stepper exposure dose based upon across wafer variations in device characteristics, and system for accomplishing same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/766,737 US6365422B1 (en) | 2001-01-22 | 2001-01-22 | Automated variation of stepper exposure dose based upon across wafer variations in device characteristics, and system for accomplishing same |
US10/094,117 US6784001B2 (en) | 2001-01-22 | 2002-03-08 | Automated variation of stepper exposure dose based upon across wafer variations in device characteristics, and system for accomplishing same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/766,737 Division US6365422B1 (en) | 2001-01-22 | 2001-01-22 | Automated variation of stepper exposure dose based upon across wafer variations in device characteristics, and system for accomplishing same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020098605A1 true US20020098605A1 (en) | 2002-07-25 |
US6784001B2 US6784001B2 (en) | 2004-08-31 |
Family
ID=25077368
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/766,737 Expired - Lifetime US6365422B1 (en) | 2001-01-22 | 2001-01-22 | Automated variation of stepper exposure dose based upon across wafer variations in device characteristics, and system for accomplishing same |
US10/094,117 Expired - Fee Related US6784001B2 (en) | 2001-01-22 | 2002-03-08 | Automated variation of stepper exposure dose based upon across wafer variations in device characteristics, and system for accomplishing same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/766,737 Expired - Lifetime US6365422B1 (en) | 2001-01-22 | 2001-01-22 | Automated variation of stepper exposure dose based upon across wafer variations in device characteristics, and system for accomplishing same |
Country Status (2)
Country | Link |
---|---|
US (2) | US6365422B1 (en) |
WO (1) | WO2002059695A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090046519A1 (en) * | 2007-08-15 | 2009-02-19 | Texas Instruments Incorporated | Method, device and system for configuring a static random access memory cell for improved performance |
Families Citing this family (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002299611A (en) * | 2001-03-30 | 2002-10-11 | Fujitsu Ltd | Method for calculating characteristic of semiconductor element having gate electrode, and program |
US6673638B1 (en) * | 2001-11-14 | 2004-01-06 | Kla-Tencor Corporation | Method and apparatus for the production of process sensitive lithographic features |
JP2003158090A (en) * | 2001-11-21 | 2003-05-30 | Matsushita Electric Ind Co Ltd | Manufacturing method for semiconductor integrated circuit device |
US6907369B1 (en) * | 2003-05-02 | 2005-06-14 | Advanced Micro Devices, Inc. | Method and apparatus for modifying design constraints based on observed performance |
US7214551B2 (en) * | 2003-10-14 | 2007-05-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multiple gate electrode linewidth measurement and photoexposure compensation method |
US20050148203A1 (en) * | 2003-12-29 | 2005-07-07 | Shirley Paul D. | Method, apparatus, system and computer-readable medium for in situ photoresist thickness characterization |
DE102004009516B4 (en) * | 2004-02-27 | 2010-04-22 | Advanced Micro Devices, Inc., Sunnyvale | Method and system for controlling a product parameter of a circuit element |
US6980873B2 (en) | 2004-04-23 | 2005-12-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | System and method for real-time fault detection, classification, and correction in a semiconductor manufacturing environment |
US7437404B2 (en) * | 2004-05-20 | 2008-10-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | System and method for improving equipment communication in semiconductor manufacturing equipment |
US20080012067A1 (en) * | 2006-07-14 | 2008-01-17 | Dongping Wu | Transistor and memory cell array and methods of making the same |
US8739096B2 (en) | 2011-12-15 | 2014-05-27 | International Business Machines Corporation | Micro-electro-mechanical structure (MEMS) capacitor devices, capacitor trimming thereof and design structures |
US9536796B2 (en) | 2013-01-02 | 2017-01-03 | Globalfoundries Inc. | Multiple manufacturing line qualification |
US9514999B2 (en) | 2013-01-02 | 2016-12-06 | Globalfoundries Inc. | Systems and methods for semiconductor line scribe line centering |
US9064760B2 (en) * | 2013-05-20 | 2015-06-23 | Varian Semiconductor Equipment Associates, Inc. | Substrate processing based on resistivity measurements |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6606171B1 (en) * | 1997-10-09 | 2003-08-12 | Howtek, Inc. | Digitizing scanner |
US6633831B2 (en) * | 2000-09-20 | 2003-10-14 | Kla Tencor Technologies | Methods and systems for determining a critical dimension and a thin film characteristic of a specimen |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58156938A (en) * | 1982-03-12 | 1983-09-19 | Hitachi Ltd | Exposing device |
EP0685881A1 (en) * | 1994-05-31 | 1995-12-06 | AT&T Corp. | Linewidth control apparatus and method |
JPH08250402A (en) * | 1995-03-15 | 1996-09-27 | Nikon Corp | Method and device for scanning exposure |
JPH09312399A (en) * | 1995-07-14 | 1997-12-02 | Seiko Instr Inc | Semiconductor device and manufacture thereof |
US5943550A (en) * | 1996-03-29 | 1999-08-24 | Advanced Micro Devices, Inc. | Method of processing a semiconductor wafer for controlling drive current |
US6200726B1 (en) * | 1996-09-16 | 2001-03-13 | International Business Machines Corporation | Optimization of space width for hybrid photoresist |
US5861330A (en) * | 1997-05-07 | 1999-01-19 | International Business Machines Corporation | Method and structure to reduce latch-up using edge implants |
US6148239A (en) * | 1997-12-12 | 2000-11-14 | Advanced Micro Devices, Inc. | Process control system using feed forward control threads based on material groups |
US6248602B1 (en) * | 1999-11-01 | 2001-06-19 | Amd, Inc. | Method and apparatus for automated rework within run-to-run control semiconductor manufacturing |
-
2001
- 2001-01-22 US US09/766,737 patent/US6365422B1/en not_active Expired - Lifetime
- 2001-10-04 WO PCT/US2001/031196 patent/WO2002059695A1/en active Application Filing
-
2002
- 2002-03-08 US US10/094,117 patent/US6784001B2/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6606171B1 (en) * | 1997-10-09 | 2003-08-12 | Howtek, Inc. | Digitizing scanner |
US6633831B2 (en) * | 2000-09-20 | 2003-10-14 | Kla Tencor Technologies | Methods and systems for determining a critical dimension and a thin film characteristic of a specimen |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090046519A1 (en) * | 2007-08-15 | 2009-02-19 | Texas Instruments Incorporated | Method, device and system for configuring a static random access memory cell for improved performance |
Also Published As
Publication number | Publication date |
---|---|
WO2002059695A1 (en) | 2002-08-01 |
US6784001B2 (en) | 2004-08-31 |
US6365422B1 (en) | 2002-04-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6859746B1 (en) | Methods of using adaptive sampling techniques based upon categorization of process variations, and system for performing same | |
US6365422B1 (en) | Automated variation of stepper exposure dose based upon across wafer variations in device characteristics, and system for accomplishing same | |
US6433871B1 (en) | Method of using scatterometry measurements to determine and control gate electrode profiles | |
US6746308B1 (en) | Dynamic lot allocation based upon wafer state characteristics, and system for accomplishing same | |
US7504838B1 (en) | Methods of determining characteristics of doped regions on device wafers, and system for accomplishing same | |
US7541613B2 (en) | Methods for reducing within chip device parameter variations | |
US6479200B1 (en) | Method of controlling stepper process parameters based upon scatterometric measurements of DICD features | |
WO2009145907A1 (en) | Semiconductor device comprising a chip internal electrical test structure allowing electrical measurements during the fabrication process | |
US20100252828A1 (en) | Semiconductor device comprising a chip internal electrical test structure allowing electrical measurements during the fabrication process | |
WO2003081662A1 (en) | Method and structure for calibrating scatterometry-based metrology tool used to measure dimensions of features on a semiconductor device | |
US6576385B2 (en) | Method of varying stepper exposure dose to compensate for across-wafer variations in photoresist thickness | |
US6605479B1 (en) | Method of using damaged areas of a wafer for process qualifications and experiments, and system for accomplishing same | |
US6529282B1 (en) | Method of controlling photolithography processes based upon scatterometric measurements of photoresist thickness, and system for accomplishing same | |
US6707562B1 (en) | Method of using scatterometry measurements to control photoresist etch process | |
US6562635B1 (en) | Method of controlling metal etch processes, and system for accomplishing same | |
US6785009B1 (en) | Method of using high yielding spectra scatterometry measurements to control semiconductor manufacturing processes, and systems for accomplishing same | |
US6582863B1 (en) | Method of controlling photolithography processes based upon scatterometric measurements of sub-nominal grating structures | |
US6746882B1 (en) | Method of correcting non-linearity of metrology tools, and system for performing same | |
US6808946B1 (en) | Method of using critical dimension measurements to control stepper process parameters | |
US6632692B1 (en) | Automated method of controlling critical dimensions of features by controlling stepper exposure dose, and system for accomplishing same | |
US6569692B1 (en) | Automated method of controlling photoresist develop time to control critical dimensions, and system for accomplishing same | |
US6589875B1 (en) | Method of selectively processing wafer edge regions to increase wafer uniformity, and system for accomplishing same | |
US6972853B1 (en) | Methods of calibrating and controlling stepper exposure processes and tools, and system for accomplishing same | |
US6570228B1 (en) | Method and apparatus for electrically measuring insulating film thickness | |
US6778876B1 (en) | Methods of processing substrates based upon substrate orientation |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: AFFIRMATION OF PATENT ASSIGNMENT;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:023119/0083 Effective date: 20090630 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20160831 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |