DE69525280T2 - Herstellungsverfahren einer mit Anschlusshöckern versehenen Halbleiteranordnung vom Filmträgertyp - Google Patents
Herstellungsverfahren einer mit Anschlusshöckern versehenen Halbleiteranordnung vom FilmträgertypInfo
- Publication number
- DE69525280T2 DE69525280T2 DE69525280T DE69525280T DE69525280T2 DE 69525280 T2 DE69525280 T2 DE 69525280T2 DE 69525280 T DE69525280 T DE 69525280T DE 69525280 T DE69525280 T DE 69525280T DE 69525280 T2 DE69525280 T2 DE 69525280T2
- Authority
- DE
- Germany
- Prior art keywords
- bumps
- manufacturing
- semiconductor device
- type semiconductor
- device provided
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000004519 manufacturing process Methods 0.000 title 1
- 239000004065 semiconductor Substances 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/4985—Flexible insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83191—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15151—Shape the die mounting substrate comprising an aperture, e.g. for underfilling, outgassing, window type wire connections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15172—Fan-out arrangement of the internal vias
- H01L2924/15173—Fan-out arrangement of the internal vias in a single layer of the multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49121—Beam lead frame or beam lead device
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6110857A JP2833996B2 (ja) | 1994-05-25 | 1994-05-25 | フレキシブルフィルム及びこれを有する半導体装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69525280D1 DE69525280D1 (de) | 2002-03-21 |
DE69525280T2 true DE69525280T2 (de) | 2002-06-27 |
Family
ID=14546436
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69525280T Expired - Fee Related DE69525280T2 (de) | 1994-05-25 | 1995-05-24 | Herstellungsverfahren einer mit Anschlusshöckern versehenen Halbleiteranordnung vom Filmträgertyp |
Country Status (5)
Country | Link |
---|---|
US (2) | US5683942A (de) |
EP (2) | EP0684644B1 (de) |
JP (1) | JP2833996B2 (de) |
KR (1) | KR100203030B1 (de) |
DE (1) | DE69525280T2 (de) |
Families Citing this family (95)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2581017B2 (ja) * | 1994-09-30 | 1997-02-12 | 日本電気株式会社 | 半導体装置及びその製造方法 |
JP2861841B2 (ja) * | 1994-11-22 | 1999-02-24 | ソニー株式会社 | リードフレームの製造方法 |
DE4442960C1 (de) * | 1994-12-02 | 1995-12-21 | Fraunhofer Ges Forschung | Lothöcker für die Flip-Chip-Montage und Verfahren zu dessen Herstellung |
DE19500655B4 (de) * | 1995-01-12 | 2004-02-12 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Chipträger-Anordnung zur Herstellung einer Chip-Gehäusung |
KR100218996B1 (ko) * | 1995-03-24 | 1999-09-01 | 모기 쥰이찌 | 반도체장치 |
JP2763020B2 (ja) * | 1995-04-27 | 1998-06-11 | 日本電気株式会社 | 半導体パッケージ及び半導体装置 |
US5821608A (en) * | 1995-09-08 | 1998-10-13 | Tessera, Inc. | Laterally situated stress/strain relieving lead for a semiconductor chip package |
US5886877A (en) * | 1995-10-13 | 1999-03-23 | Meiko Electronics Co., Ltd. | Circuit board, manufacturing method therefor, and bump-type contact head and semiconductor component packaging module using the circuit board |
JP2768336B2 (ja) * | 1995-12-18 | 1998-06-25 | 日本電気株式会社 | 半導体装置 |
US6169329B1 (en) | 1996-04-02 | 2001-01-02 | Micron Technology, Inc. | Semiconductor devices having interconnections using standardized bonding locations and methods of designing |
US6667560B2 (en) * | 1996-05-29 | 2003-12-23 | Texas Instruments Incorporated | Board on chip ball grid array |
US6881611B1 (en) | 1996-07-12 | 2005-04-19 | Fujitsu Limited | Method and mold for manufacturing semiconductor device, semiconductor device and method for mounting the device |
JP4572375B2 (ja) * | 1996-10-17 | 2010-11-04 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
SG165145A1 (en) * | 1996-10-22 | 2010-10-28 | Seiko Epson Corp | Film carrier tape |
JP3695893B2 (ja) * | 1996-12-03 | 2005-09-14 | 沖電気工業株式会社 | 半導体装置とその製造方法および実装方法 |
US6103553A (en) * | 1996-12-11 | 2000-08-15 | Hyundai Electronics Industries Co., Ltd. | Method of manufacturing a known good die utilizing a substrate |
JPH10178145A (ja) * | 1996-12-19 | 1998-06-30 | Texas Instr Japan Ltd | 半導体装置及びその製造方法並びに半導体装置用絶縁基板 |
JP2877122B2 (ja) * | 1997-01-20 | 1999-03-31 | ソニー株式会社 | 半導体装置及びリードフレーム |
AU5496098A (en) * | 1997-01-23 | 1998-08-18 | Seiko Epson Corporation | Film carrier tape, semiconductor assembly, semiconductor device, manufacturing method therefor, mounting board, and electronic equipment |
US6202918B1 (en) | 1997-01-28 | 2001-03-20 | Eric Hertz | Method and apparatus for placing conductive preforms |
US6230963B1 (en) | 1997-01-28 | 2001-05-15 | Eric L. Hertz | Method and apparatus using colored foils for placing conductive preforms |
US6427903B1 (en) * | 1997-02-06 | 2002-08-06 | Speedline Technologies, Inc. | Solder ball placement apparatus |
US6641030B1 (en) | 1997-02-06 | 2003-11-04 | Speedline Technologies, Inc. | Method and apparatus for placing solder balls on a substrate |
US6249046B1 (en) * | 1997-02-13 | 2001-06-19 | Seiko Epson Corporation | Semiconductor device and method for manufacturing and mounting thereof, and circuit board mounted with the semiconductor device |
US6097098A (en) | 1997-02-14 | 2000-08-01 | Micron Technology, Inc. | Die interconnections using intermediate connection elements secured to the die face |
JP3695890B2 (ja) * | 1997-02-19 | 2005-09-14 | ジャパンゴアテックス株式会社 | Icチップ実装用インターポーザ及びicチップパッケージ |
JP3134815B2 (ja) | 1997-06-27 | 2001-02-13 | 日本電気株式会社 | 半導体装置 |
KR100427541B1 (ko) * | 1997-06-30 | 2004-07-19 | 주식회사 하이닉스반도체 | 패턴 필름 제조 방법 및 이를 이용한 칩 모듈 |
DE69831100T2 (de) * | 1997-10-02 | 2006-06-08 | Matsushita Electric Industrial Co., Ltd., Kadoma | Montagemethode für Halbleiterbauteile auf einer Leiterplatte |
US6049122A (en) * | 1997-10-16 | 2000-04-11 | Fujitsu Limited | Flip chip mounting substrate with resin filled between substrate and semiconductor chip |
JPH11191577A (ja) * | 1997-10-24 | 1999-07-13 | Seiko Epson Corp | テープキャリア、半導体アッセンブリ及び半導体装置並びにこれらの製造方法並びに電子機器 |
US6740960B1 (en) * | 1997-10-31 | 2004-05-25 | Micron Technology, Inc. | Semiconductor package including flex circuit, interconnects and dense array external contacts |
JP3053010B2 (ja) * | 1997-11-21 | 2000-06-19 | 日本電気株式会社 | 半導体装置 |
JPH11186462A (ja) * | 1997-12-19 | 1999-07-09 | Sony Corp | 半導体装置と電子機器 |
JP3065010B2 (ja) * | 1997-12-26 | 2000-07-12 | 日本電気株式会社 | 半導体装置 |
TW423081B (en) * | 1998-01-19 | 2001-02-21 | Citizen Watch Co Ltd | Semiconductor package |
JP3481117B2 (ja) * | 1998-02-25 | 2003-12-22 | 富士通株式会社 | 半導体装置及びその製造方法 |
JP3610787B2 (ja) * | 1998-03-24 | 2005-01-19 | セイコーエプソン株式会社 | 半導体チップの実装構造体、液晶装置及び電子機器 |
JP3876953B2 (ja) * | 1998-03-27 | 2007-02-07 | セイコーエプソン株式会社 | 半導体装置及びその製造方法、回路基板並びに電子機器 |
US5933713A (en) * | 1998-04-06 | 1999-08-03 | Micron Technology, Inc. | Method of forming overmolded chip scale package and resulting product |
KR100340060B1 (ko) * | 1998-06-02 | 2002-07-18 | 박종섭 | 티에스오피와호환성이있는씨에스피핀배치방법및그에의한핀배치구조 |
KR100266698B1 (ko) * | 1998-06-12 | 2000-09-15 | 김영환 | 반도체 칩 패키지 및 그 제조방법 |
DE59915167D1 (de) * | 1998-08-21 | 2010-06-24 | Infineon Technologies Ag | Verfahren zur herstellung von integrierten schaltkreisen |
KR100269540B1 (ko) * | 1998-08-28 | 2000-10-16 | 윤종용 | 웨이퍼 상태에서의 칩 스케일 패키지 제조 방법 |
JP2000077563A (ja) * | 1998-08-31 | 2000-03-14 | Sharp Corp | 半導体装置およびその製造方法 |
JP2000077477A (ja) * | 1998-09-02 | 2000-03-14 | Shinko Electric Ind Co Ltd | 半導体装置及びその製造方法並びにこれに用いる金属基板 |
US6507095B1 (en) * | 1999-03-25 | 2003-01-14 | Seiko Epson Corporation | Wiring board, connected board and semiconductor device, method of manufacture thereof, circuit board, and electronic instrument |
EP1193755B1 (de) | 1999-06-10 | 2011-08-10 | Toyo Kohan Co., Ltd. | Beschichtetes blech für die herstellung eines zwischenstücks für eine halbleiteranordnung, zwischenstück für eine halbleiteranordnung, und deren herstellungsmethoden |
US6228687B1 (en) | 1999-06-28 | 2001-05-08 | Micron Technology, Inc. | Wafer-level package and methods of fabricating |
JP2001156212A (ja) * | 1999-09-16 | 2001-06-08 | Nec Corp | 樹脂封止型半導体装置及びその製造方法 |
JP3371867B2 (ja) * | 1999-10-05 | 2003-01-27 | 日本電気株式会社 | 半導体装置 |
JP3450238B2 (ja) * | 1999-11-04 | 2003-09-22 | Necエレクトロニクス株式会社 | 半導体装置及びその製造方法 |
US6560108B2 (en) * | 2000-02-16 | 2003-05-06 | Hughes Electronics Corporation | Chip scale packaging on CTE matched printed wiring boards |
JP3830125B2 (ja) * | 2000-03-14 | 2006-10-04 | 株式会社東芝 | 半導体装置の製造方法及び半導体装置 |
JP2001308220A (ja) | 2000-04-24 | 2001-11-02 | Nec Corp | 半導体パッケージ及びその製造方法 |
JP2002040095A (ja) * | 2000-07-26 | 2002-02-06 | Nec Corp | 半導体装置及びその実装方法 |
DE10038006A1 (de) * | 2000-08-04 | 2002-02-21 | Haas Laser Gmbh & Co Kg | Laserverstärkeranordnung |
US6403460B1 (en) * | 2000-08-22 | 2002-06-11 | Charles W. C. Lin | Method of making a semiconductor chip assembly |
DE10042312A1 (de) * | 2000-08-29 | 2002-03-14 | Orga Kartensysteme Gmbh | Verfahren zur Herstellung eines Trägerelementes für einen IC-Baustein |
US6455941B1 (en) * | 2001-01-03 | 2002-09-24 | Advanced Semiconductor Engineering, Inc. | Chip scale package |
US7115986B2 (en) | 2001-05-02 | 2006-10-03 | Micron Technology, Inc. | Flexible ball grid array chip scale packages |
KR20020091327A (ko) * | 2001-05-31 | 2002-12-06 | 삼성전자 주식회사 | 측면 몸체부가 형성되어 있는 웨이퍼 레벨 패키지 및 그제조 방법 |
SG122743A1 (en) * | 2001-08-21 | 2006-06-29 | Micron Technology Inc | Microelectronic devices and methods of manufacture |
US6674174B2 (en) * | 2001-11-13 | 2004-01-06 | Skyworks Solutions, Inc. | Controlled impedance transmission lines in a redistribution layer |
SG104293A1 (en) | 2002-01-09 | 2004-06-21 | Micron Technology Inc | Elimination of rdl using tape base flip chip on flex for die stacking |
JP3838351B2 (ja) * | 2002-02-21 | 2006-10-25 | セイコーエプソン株式会社 | 半導体装置及びその製造方法、回路基板並びに電子機器 |
SG115455A1 (en) | 2002-03-04 | 2005-10-28 | Micron Technology Inc | Methods for assembly and packaging of flip chip configured dice with interposer |
US6975035B2 (en) * | 2002-03-04 | 2005-12-13 | Micron Technology, Inc. | Method and apparatus for dielectric filling of flip chip on interposer assembly |
SG115456A1 (en) | 2002-03-04 | 2005-10-28 | Micron Technology Inc | Semiconductor die packages with recessed interconnecting structures and methods for assembling the same |
SG115459A1 (en) | 2002-03-04 | 2005-10-28 | Micron Technology Inc | Flip chip packaging using recessed interposer terminals |
SG111935A1 (en) | 2002-03-04 | 2005-06-29 | Micron Technology Inc | Interposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods |
SG121707A1 (en) * | 2002-03-04 | 2006-05-26 | Micron Technology Inc | Method and apparatus for flip-chip packaging providing testing capability |
US6838316B2 (en) * | 2002-03-06 | 2005-01-04 | Kabushiki Kaisha Toshiba | Semiconductor device manufacturing method using ultrasonic flip chip bonding technique |
US7423336B2 (en) * | 2002-04-08 | 2008-09-09 | Micron Technology, Inc. | Bond pad rerouting element, rerouted semiconductor devices including the rerouting element, and assemblies including the rerouted semiconductor devices |
US6965160B2 (en) | 2002-08-15 | 2005-11-15 | Micron Technology, Inc. | Semiconductor dice packages employing at least one redistribution layer |
US20040036170A1 (en) * | 2002-08-20 | 2004-02-26 | Lee Teck Kheng | Double bumping of flexible substrate for first and second level interconnects |
US20050194665A1 (en) * | 2003-01-21 | 2005-09-08 | Huang Chien P. | Semiconductor package free of substrate and fabrication method thereof |
FR2856517B1 (fr) * | 2003-06-17 | 2005-09-23 | St Microelectronics Sa | Procede de fabrication de composant semi-conducteur et composant semi-conducteur |
FR2856516A1 (fr) * | 2003-06-17 | 2004-12-24 | St Microelectronics Sa | Procede de fabrication d'un composant semi-conducteur et composant semi-conducteur |
DE10339609A1 (de) * | 2003-08-28 | 2005-03-24 | Forschungszentrum Karlsruhe Gmbh | Oligonukleotid, Verfahren und System zur Detektion von Antibiotikaresistenz-vermittelnden Genen in Mikroorganismen mittels der Echtzeit-PCR |
US7214442B2 (en) * | 2003-12-02 | 2007-05-08 | Los Alamos National Security, Llc | High specific power, direct methanol fuel cell stack |
JP2005191508A (ja) * | 2003-12-05 | 2005-07-14 | Rohm Co Ltd | 半導体装置およびその製造方法 |
JP2005347623A (ja) * | 2004-06-04 | 2005-12-15 | Seiko Epson Corp | 半導体装置の製造方法 |
US7224061B2 (en) * | 2004-08-16 | 2007-05-29 | Advanced Chip Engineering Technology Inc. | Package structure |
US7419852B2 (en) * | 2004-08-27 | 2008-09-02 | Micron Technology, Inc. | Low temperature methods of forming back side redistribution layers in association with through wafer interconnects, semiconductor devices including same, and assemblies |
US7298052B2 (en) * | 2005-04-22 | 2007-11-20 | Stats Chippac Ltd. | Micro chip-scale-package system |
KR100723492B1 (ko) * | 2005-07-18 | 2007-06-04 | 삼성전자주식회사 | 디스플레이 드라이버 집적회로 장치와 필름 및 이들을포함하는 모듈 |
JP5098220B2 (ja) * | 2006-05-23 | 2012-12-12 | 日本電気株式会社 | インターポーザー基板及びその製造方法、並びにインターポーザー基板を用いた電子デバイスパッケージ |
JP2010238693A (ja) * | 2009-03-30 | 2010-10-21 | Toppan Printing Co Ltd | 半導体素子用基板の製造方法および半導体装置 |
JP5386302B2 (ja) * | 2009-10-27 | 2014-01-15 | ルネサスエレクトロニクス株式会社 | 半導体装置及び半導体装置の製造方法 |
DE102010003227A1 (de) | 2010-03-24 | 2011-09-29 | Universität Stuttgart Institut für Strahlwerkzeuge | Lasersystem |
US8963311B2 (en) * | 2012-09-26 | 2015-02-24 | Apple Inc. | PoP structure with electrically insulating material between packages |
TWI539562B (zh) * | 2014-03-31 | 2016-06-21 | Quaternary planar pinless package structure and its manufacturing method | |
US20160317068A1 (en) * | 2015-04-30 | 2016-11-03 | Verily Life Sciences Llc | Electronic devices with encapsulating silicone based adhesive |
CH711536B1 (de) * | 2015-08-31 | 2019-02-15 | Besi Switzerland Ag | Verfahren für die Montage von mit Bumps versehenen Halbleiterchips auf Substratplätzen eines Substrats. |
Family Cites Families (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS4952973A (de) * | 1972-09-22 | 1974-05-23 | ||
JPS5353766A (en) * | 1976-10-26 | 1978-05-16 | Suwa Seikosha Kk | Tape carrier tape |
JPS5356969A (en) | 1976-11-02 | 1978-05-23 | Seiko Epson Corp | Production of tape for tape carrier |
JPH0656861B2 (ja) * | 1986-06-13 | 1994-07-27 | 日本電信電話株式会社 | 基板間接続子の製造法 |
FR2635916B1 (fr) * | 1988-08-23 | 1990-10-12 | Bull Sa | Support de circuit integre de haute densite et son procede de fabrication |
US5001545A (en) * | 1988-09-09 | 1991-03-19 | Motorola, Inc. | Formed top contact for non-flat semiconductor devices |
WO1990004263A1 (en) * | 1988-10-14 | 1990-04-19 | Matsushita Electric Industrial Co., Ltd. | Image sensor and method of producing the same |
JP2815113B2 (ja) | 1989-03-01 | 1998-10-27 | 日東電工株式会社 | フィルムキャリアおよび半導体装置の製造方法 |
JP2709501B2 (ja) * | 1989-03-02 | 1998-02-04 | 新日本製鐵株式会社 | 半導体素子接続方法 |
JP2823242B2 (ja) * | 1989-06-08 | 1998-11-11 | 新光電気工業株式会社 | フィルムキャリア |
JPH0348435A (ja) * | 1989-07-17 | 1991-03-01 | Oki Electric Ind Co Ltd | フリップチップ素子の実装構造 |
KR940004246B1 (ko) * | 1989-09-11 | 1994-05-19 | 신닛뽕 세이데쓰 가부시끼가이샤 | Tab 테이프와 반도체칩을 접속하는 방법 및 그것에 사용하는 범프시이트와 범프 부착 tab 테이프 |
JP2540652B2 (ja) * | 1990-06-01 | 1996-10-09 | 株式会社東芝 | 半導体装置 |
JPH04233749A (ja) * | 1990-08-06 | 1992-08-21 | Motorola Inc | 電気アセンブリ用たわみチップ・キャリア |
JP2629435B2 (ja) * | 1990-10-17 | 1997-07-09 | 日本電気株式会社 | アレイ状光素子用サブ基板の作製方法 |
JPH04154136A (ja) | 1990-10-18 | 1992-05-27 | Fujitsu Ltd | ベアチップの実装方法 |
JP2546431B2 (ja) * | 1990-10-29 | 1996-10-23 | 日本電気株式会社 | フィルムキャリアテープ |
AU647864B2 (en) * | 1990-12-21 | 1994-03-31 | Citizen Watch Co. Ltd. | Leadless pad array chip carrier |
DE59209470D1 (de) * | 1991-06-24 | 1998-10-01 | Siemens Ag | Halbleiterbauelement und Verfahren zu seiner Herstellung |
JPH0547847A (ja) | 1991-08-09 | 1993-02-26 | Seiko Epson Corp | 半導体装置 |
JP3234614B2 (ja) * | 1991-09-18 | 2001-12-04 | 三菱電機株式会社 | 半導体装置及びその製造方法 |
KR940008327B1 (ko) * | 1991-10-10 | 1994-09-12 | 삼성전자 주식회사 | 반도체 패키지 및 그 실장방법 |
JP2949969B2 (ja) * | 1991-11-12 | 1999-09-20 | 日本電気株式会社 | フィルムキャリア半導体装置 |
US5350947A (en) * | 1991-11-12 | 1994-09-27 | Nec Corporation | Film carrier semiconductor device |
JPH05243338A (ja) * | 1992-02-07 | 1993-09-21 | Nippon Steel Corp | Tabテープ及び半導体素子の実装方法 |
JP3295457B2 (ja) * | 1992-08-27 | 2002-06-24 | 三菱電機株式会社 | 半導体装置 |
JPH06140462A (ja) * | 1992-10-26 | 1994-05-20 | Nec Corp | 半導体装置のパッケージ |
US5385869A (en) * | 1993-07-22 | 1995-01-31 | Motorola, Inc. | Semiconductor chip bonded to a substrate and method of making |
US5367763A (en) * | 1993-09-30 | 1994-11-29 | Atmel Corporation | TAB testing of area array interconnected chips |
US5367435A (en) * | 1993-11-16 | 1994-11-22 | International Business Machines Corporation | Electronic package structure and method of making same |
-
1994
- 1994-05-25 JP JP6110857A patent/JP2833996B2/ja not_active Expired - Lifetime
-
1995
- 1995-05-24 DE DE69525280T patent/DE69525280T2/de not_active Expired - Fee Related
- 1995-05-24 EP EP95108029A patent/EP0684644B1/de not_active Expired - Lifetime
- 1995-05-24 EP EP99115292A patent/EP0959499A1/de not_active Withdrawn
- 1995-05-25 KR KR1019950013222A patent/KR100203030B1/ko not_active IP Right Cessation
- 1995-05-25 US US08/450,728 patent/US5683942A/en not_active Expired - Lifetime
-
1997
- 1997-06-12 US US08/873,593 patent/US5905303A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
EP0684644B1 (de) | 2002-02-06 |
KR100203030B1 (ko) | 1999-06-15 |
KR950034639A (ko) | 1995-12-28 |
JPH07321157A (ja) | 1995-12-08 |
US5683942A (en) | 1997-11-04 |
US5905303A (en) | 1999-05-18 |
EP0684644A1 (de) | 1995-11-29 |
EP0959499A1 (de) | 1999-11-24 |
JP2833996B2 (ja) | 1998-12-09 |
DE69525280D1 (de) | 2002-03-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69525280T2 (de) | Herstellungsverfahren einer mit Anschlusshöckern versehenen Halbleiteranordnung vom Filmträgertyp | |
DE69525697T2 (de) | Halbleiteranordnung vom Filmträgertyp mit Anschlusshöcher | |
DE69430341D1 (de) | Halbleiteranordnung mit schmallem Träger und Herstellungsverfahren | |
DE69308727T2 (de) | Herstellungsverfahren von einer Halbleitervorrichtung mit einer begrabenen Kontaktstruktur | |
DE69533489D1 (de) | Halbleiterpackung mit einem Mehrschichsubstrat | |
DE69521954T2 (de) | Herstellungsverfahren einer Halbleiterpackungsanordnung mit Chipumfang | |
DE69609313T2 (de) | Halbleiterfeldeffektanordnung mit einer sige schicht | |
DE69318239D1 (de) | Halbleiterbauelement mit planarer Grenzfläche | |
DE69309817T2 (de) | Herstellungsverfahren einer lichtemittierenden Halbleitervorrichtung | |
EP0213910A3 (en) | Semiconductor device free from the current leakage through a semiconductor layer and method for manufacturing same | |
DE59103182D1 (de) | Halbleiterelement mit einer silizium-schicht. | |
DE69333864D1 (de) | Herstellungsverfahren für Halbleiterbauelement mit Kondensator | |
KR890016649A (ko) | 박막 저항 소자를 가진 반도체 장치 제조 방법 | |
FI952719A (fi) | Menetelmä puolijohdelaitteen valmistamiseksi | |
DE69123280T2 (de) | Halbleitervorrichtung mit lichtempfindlichem Element und Verfahren zu deren Herstellung | |
DE59609905D1 (de) | Halbleitervorrichtung mit einem Träger | |
DE69219509D1 (de) | Halbleiteranordnung mit Substrat | |
DE69132764D1 (de) | Halbleitervorrichtung mit reflektierender Schicht | |
DE69122710D1 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung mit einer Schottky Kontaktdiode | |
FI956099A0 (fi) | Menetelmä puolijohdelaitteen valmistamiseksi | |
DE3888341D1 (de) | Halbleitersubstrat mit einem supraleitenden Dünnfilm. | |
DE59010851D1 (de) | Halbleiterstruktur mit einer 2D-Ladungsträgerschicht und Herstellungsverfahren | |
DE69125498T2 (de) | Halbleiterverrichtungsherstellungsverfahren | |
DE69122435D1 (de) | Halbleiteranordnung mit Metallschichten | |
DE69114455T2 (de) | Halbleiteranordnung mit Filmträger. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8327 | Change in the person/name/address of the patent owner |
Owner name: NEC ELECTRONICS CORP., KAWASAKI, KANAGAWA, JP |
|
8339 | Ceased/non-payment of the annual fee |